

# Smartcoder®

# AU6802N1 USERS MANUAL

# Table of Contents

| Safety Matters 4                                                    | _ |
|---------------------------------------------------------------------|---|
| 1. Introduction 5                                                   | _ |
| 1 1 Product Overview - 5                                            | _ |
| <b>1.2 Product Features</b>                                         | _ |
| 1.3 Block Diagram                                                   | _ |
| <b>1.4 Spec Overview</b>                                            | _ |
| 1.5 Related documents                                               | _ |
| 2 Pin List (Name and Functions) - 8                                 | _ |
|                                                                     |   |
| <b>2.1</b> Pin Assignment                                           | _ |
| 3. Setup Flow 11                                                    | _ |
|                                                                     |   |
| 4. Peripheral Circuit Design 12                                     | - |
| 4.1 Example of Peripheral Circuit 12                                | - |
| <b>4.2 Resolver Interface</b> – 13                                  | - |
| <b>4.2.1 Excitation Amplifier Circuit</b> 13                        | - |
| 4.2.2 Resolver Signal Input Circuit                                 | _ |
| 4.2.3 External Input Circuit for exciting the Resolver              | _ |
| <b>4.3 Digital Interface</b>                                        | _ |
| 4.3.1 System Setting                                                | _ |
| 4.3.2 Output Interface = 50                                         | _ |
| 4.4 Clock Input(20MHZ)                                              | _ |
| 4.4.2 External Clock - 33                                           | _ |
| 4.5 Power Source                                                    | _ |
| <b>4.6 Countermeasures for Noise</b>                                | _ |
|                                                                     |   |
| 5. Connection 36                                                    | - |
| 5.1 Example of Resolver Connection 36                               | _ |
| 5.2 Example of Power Connection                                     | _ |
| 6. Check Point of Operation 38                                      | _ |
| 6.1 Check Point for Resolver Interface                              | _ |
| 6.1.1 Check Point of Excitation Signal                              | _ |
| 6.1.2 Check Point of Monitor Signal Amplitude                       | _ |
| 6.1.3 Check point of phase shift 39                                 | _ |
| 6.2 Check Point for Digital Output 40                               | _ |
| 6.2.1 Check Point of Output Angle 40                                | _ |
| 6.2.2 Check point of abnormality Detection                          | - |
| 7. Function of Fault Detection 41                                   | _ |
| 7.1 Abnormal sensor signal (breaking/down of exciting source lines) | _ |
| 7.1.1 Concept Detection 41                                          | _ |
| 7.1.2 Circuit Configuration                                         | _ |

| 7.1.3 Detection Principle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 41                                                                                                                                 | - |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|---|
| 7.1.4 Relationship of threshold and Typical abnormal detection pattern                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 42                                                                                                                                 | _ |
| 7.2 Adnormal sensor signal (breaking of Resolver signal lines)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | - 43                                                                                                                               | _ |
| 7.2.1 Concept Detection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | - 43                                                                                                                               | _ |
| 7.2.2 Offcult Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | - 43                                                                                                                               | _ |
| 7.2.5 Detection Principle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | - 43                                                                                                                               | _ |
| 7.2.4 Relationship of threshold and Typical abhormal detection pattern                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | - 44                                                                                                                               | _ |
| 7.3 Adhormal R/D conversion(Excessive control deviation)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | - 45                                                                                                                               | _ |
| 7.3.1 Concept Detection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | - 45                                                                                                                               | _ |
| 7.3.2 Orecuit Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | - 45                                                                                                                               | _ |
| 7.3.4 Relationship of threshold and Typical abnormal detection nattern                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | - 46                                                                                                                               | _ |
| 7.4 From reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | - 16                                                                                                                               | _ |
| 7.4 LITUI TESEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 40                                                                                                                                 |   |
| 8. If you think troubleshooting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 47                                                                                                                                 | — |
| 8.1 In case of error detection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | - 47                                                                                                                               | _ |
| 8 1 1 Suspicion of Abnormal sensor signal (breaking/down of exciting source lines)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ) - 48                                                                                                                             | _ |
| 8.1.2 Suspicion of Abnormal sensor signal (breaking, down of exciting source mics)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | - 49                                                                                                                               | _ |
| 8.1.3 Suspicion of Abnormal R/D conversion(Excessive control deviation)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | - 50                                                                                                                               | _ |
| 8.2 In case of wrong angle data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | - 51                                                                                                                               | _ |
| 8.2.11 case of angle data output is stopped                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | - 52                                                                                                                               | _ |
| 8.2.1 In case of indefinite free run can not get one-rotation data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | - 53                                                                                                                               | _ |
| 8.2.3 In case of rotation direction difference deviation of 90° or 180°                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | - 54                                                                                                                               | _ |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 01                                                                                                                                 |   |
| 8 2 4 In case of rapid change in the output angle data and disturbance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | - 55                                                                                                                               | _ |
| 8.2.4 In case of rapid change in the output angle data and disturbance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | - 56                                                                                                                               | _ |
| 8.2.4 In case of rapid change in the output angle data and disturbance<br>8.3 If the situation does not improve                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 55                                                                                                                                 | - |
| 8.2.4 In case of rapid change in the output angle data and disturbance<br>8.3 If the situation does not improve                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ····· - 55<br>···· - 56                                                                                                            | - |
| <ul> <li>8.2.4 In case of rapid change in the output angle data and disturbance</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 55<br>56<br><b>- 57</b><br>57                                                                                                      | - |
| <ul> <li>8.2.4 In case of rapid change in the output angle data and disturbance</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 55<br>56<br>57<br>57                                                                                                               | - |
| <ul> <li>8.2.4 In case of rapid change in the output angle data and disturbance</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 55<br>56<br>57<br>57<br>57                                                                                                         | - |
| <ul> <li>8.2.4 In case of rapid change in the output angle data and disturbance</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 55<br>56<br>57<br>57<br>57<br>58<br>- 59                                                                                           | - |
| <ul> <li>8.2.4 In case of rapid change in the output angle data and disturbance</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 55<br>56<br>57<br>57<br>58<br>59<br>- 60                                                                                           |   |
| <ul> <li>8.2.4 In case of rapid change in the output angle data and disturbance</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 55<br>56<br>57<br>57<br>57<br>58<br>59<br>60                                                                                       | - |
| <ul> <li>8.2.4 In case of rapid change in the output angle data and disturbance</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 55<br>56<br>57<br>57<br>57<br>58<br>59<br>60<br>61                                                                                 |   |
| <ul> <li>8.2.4 In case of rapid change in the output angle data and disturbance</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 55<br>56<br>57<br>57<br>57<br>58<br>59<br>60<br>61<br>61                                                                           |   |
| <ul> <li>8.2.4 In case of rapid change in the output angle data and disturbance.</li> <li>8.3 If the situation does not improve.</li> <li>9. Electorical characteristics</li> <li>9.1 Absolute maximum rating.</li> <li>9.2 Power-related characteristic.</li> <li>9.3 R/D conversion characteristic</li> <li>9.4 Failure detection characteristic.</li> <li>9.5 Analog signal characteristic.</li> <li>9.6 DC characteristic of digital signal</li> <li>9.7 AC characteristics of digital signal</li> <li>9.8 Timing diagram</li> </ul>                                                                                                                                                                                                                                                                                                                                                               | 55<br>56<br>57<br>57<br>57<br>58<br>59<br>60<br>61<br>61<br>62                                                                     | - |
| <ul> <li>8.2.4 In case of rapid change in the output angle data and disturbance.</li> <li>8.3 If the situation does not improve.</li> <li>9. Electorical characteristics</li> <li>9.1 Absolute maximum rating.</li> <li>9.2 Power-related characteristic.</li> <li>9.3 R/D conversion characteristic</li> <li>9.4 Failure detection characteristic.</li> <li>9.5 Analog signal characteristic.</li> <li>9.6 DC characteristic of digital signal</li> <li>9.7 AC characteristics of digital signal</li> <li>9.8 Timing diagram</li> <li>10. Appendix.</li> </ul>                                                                                                                                                                                                                                                                                                                                        | 55<br>56<br>57<br>57<br>57<br>58<br>59<br>60<br>61<br>61<br>62<br>62                                                               | - |
| <ul> <li>8.2.4 In case of rapid change in the output angle data and disturbance.</li> <li>8.3 If the situation does not improve</li> <li>9. Electorical characteristics</li> <li>9.1 Absolute maximum rating.</li> <li>9.2 Power-related characteristic.</li> <li>9.3 R/D conversion characteristic</li> <li>9.4 Failure detection characteristic.</li> <li>9.5 Analog signal characteristic.</li> <li>9.6 DC characteristic of digital signal</li> <li>9.7 AC characteristics of digital signal</li> <li>9.8 Timing diagram</li> <li>10. Appendix.</li> </ul>                                                                                                                                                                                                                                                                                                                                         | 55<br>56<br>57<br>57<br>57<br>58<br>59<br>60<br>61<br>61<br>62<br>62<br>65                                                         |   |
| <ul> <li>8.2.4 In case of rapid change in the output angle data and disturbance</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 55<br>56<br>57<br>57<br>57<br>58<br>59<br>60<br>61<br>61<br>62<br>65<br>65<br>65                                                   |   |
| <ul> <li>8.2.4 In case of rapid change in the output angle data and disturbance.</li> <li>8.3 If the situation does not improve</li> <li>9. Electorical characteristics</li> <li>9.1 Absolute maximum rating.</li> <li>9.2 Power-related characteristic</li> <li>9.3 R/D conversion characteristic</li> <li>9.4 Failure detection characteristic</li> <li>9.5 Analog signal characteristic.</li> <li>9.6 DC characteristic of digital signal</li> <li>9.7 AC characteristics of digital signal</li> <li>9.8 Timing diagram</li> <li>10. Appendix.</li> <li>10.1 R/D conversion principle</li> <li>10.2 Acceleration mode</li> <li>10.2 1 Effect of acceleration mode</li> </ul>                                                                                                                                                                                                                        | 55<br>56<br>57<br>57<br>57<br>58<br>59<br>60<br>61<br>61<br>62<br>65<br>65<br>66<br>- 66                                           |   |
| <ul> <li>8.2.4 In case of rapid change in the output angle data and disturbance.</li> <li>8.3 If the situation does not improve</li> <li>9. Electorical characteristics</li> <li>9.1 Absolute maximum rating.</li> <li>9.2 Power-related characteristic.</li> <li>9.3 R/D conversion characteristic</li> <li>9.4 Failure detection characteristic.</li> <li>9.5 Analog signal characteristic.</li> <li>9.6 DC characteristic of digital signal</li> <li>9.7 AC characteristics of digital signal</li> <li>9.8 Timing diagram</li> <li>10. Appendix.</li> <li>10.1 R/D conversion principle.</li> <li>10.2 Acceleration mode.</li> <li>10.2.1 Effect of acceleration mode.</li> <li>10.2.2 Switching the internal control during acceleration mode.</li> </ul>                                                                                                                                          | 55<br>56<br>57<br>57<br>57<br>58<br>59<br>60<br>61<br>61<br>62<br>65<br>66<br>66<br>66<br>67                                       |   |
| <ul> <li>8.2.4 In case of rapid change in the output angle data and disturbance.</li> <li>8.3 If the situation does not improve</li> <li>9. Electorical characteristics</li> <li>9.1 Absolute maximum rating.</li> <li>9.2 Power-related characteristic.</li> <li>9.3 R/D conversion characteristic</li> <li>9.4 Failure detection characteristic.</li> <li>9.5 Analog signal characteristic.</li> <li>9.6 DC characteristic of digital signal</li> <li>9.7 AC characteristics of digital signal</li> <li>9.8 Timing diagram</li> <li>10. Appendix.</li> <li>10.1 R/D conversion principle.</li> <li>10.2 Acceleration mode</li> <li>10.2.1 Effect of acceleration mode.</li> <li>10.2.3 Considerations in the use of acceleration mode.</li> </ul>                                                                                                                                                    | 55<br>56<br>57<br>57<br>57<br>57<br>58<br>59<br>60<br>61<br>61<br>62<br>65<br>65<br>66<br>67<br>67                                 |   |
| <ul> <li>8.2.4 In case of rapid change in the output angle data and disturbance</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 55<br>56<br>57<br>57<br>57<br>58<br>59<br>60<br>61<br>61<br>62<br>65<br>65<br>66<br>67<br>67<br>67                                 |   |
| <ul> <li>8.2.4 In case of rapid change in the output angle data and disturbance</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 55<br>56<br>56<br>57<br>57<br>57<br>58<br>59<br>60<br>61<br>61<br>62<br>65<br>65<br>66<br>67<br>67<br>68<br>68                     |   |
| <ul> <li>8.2.4 In case of rapid change in the output angle data and disturbance.</li> <li>8.3 If the situation does not improve.</li> <li>9. Electorical characteristics</li> <li>9.1 Absolute maximum rating.</li> <li>9.2 Power-related characteristic.</li> <li>9.3 R/D conversion characteristic</li> <li>9.4 Failure detection characteristic.</li> <li>9.5 Analog signal characteristic.</li> <li>9.6 DC characteristic of digital signal</li> <li>9.7 AC characteristics of digital signal</li> <li>9.8 Timing diagram</li> <li>10. Appendix.</li> <li>10.2 Acceleration mode</li> <li>10.2.1 Effect of acceleration mode.</li> <li>10.2.2 Switching the internal control during acceleration mode.</li> <li>10.3 About the error of resolver system</li> <li>10.3.1 Error sources</li> <li>10.3 2 Error estimates</li> </ul>                                                                   | 55<br>56<br>57<br>57<br>57<br>58<br>59<br>60<br>61<br>61<br>62<br>65<br>65<br>66<br>67<br>68<br>68<br>68<br>68<br>68               |   |
| <ul> <li>8.2.4 In case of rapid change in the output angle data and disturbance.</li> <li>8.3 If the situation does not improve.</li> <li>9. Electorical characteristics</li> <li>9.1 Absolute maximum rating.</li> <li>9.2 Power-related characteristic.</li> <li>9.3 R/D conversion characteristic</li> <li>9.4 Failure detection characteristic.</li> <li>9.5 Analog signal characteristic.</li> <li>9.6 DC characteristic of digital signal.</li> <li>9.7 AC characteristics of digital signal.</li> <li>9.8 Timing diagram.</li> <li>10. Appendix.</li> <li>10.2 Acceleration mode.</li> <li>10.2.1 Effect of acceleration mode.</li> <li>10.2.2 Switching the internal control during acceleration mode.</li> <li>10.3 About the error of resolver system.</li> <li>10.3.1 Error sources.</li> <li>10.4 EAQ</li> </ul>                                                                           | $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                               |   |
| <ul> <li>8.2.4 In case of rapid change in the output angle data and disturbance.</li> <li>8.3 If the situation does not improve.</li> <li>9. Electorical characteristics</li> <li>9.1 Absolute maximum rating.</li> <li>9.2 Power-related characteristic.</li> <li>9.3 R/D conversion characteristic</li> <li>9.4 Failure detection characteristic</li> <li>9.5 Analog signal characteristic.</li> <li>9.6 DC characteristics of digital signal</li> <li>9.7 AC characteristics of digital signal</li> <li>9.8 Timing diagram</li> <li>10. Appendix.</li> <li>10.1 R/D conversion principle.</li> <li>10.2 Acceleration mode.</li> <li>10.2.1 Effect of acceleration mode.</li> <li>10.2.2 Switching the internal control during acceleration mode.</li> <li>10.3 About the error of resolver system</li> <li>10.3.1 Error sources.</li> <li>10.4 FAQ.</li> <li>10.5 Tarms and Definitions.</li> </ul> | 55<br>56<br>56<br>57<br>57<br>57<br>58<br>59<br>60<br>61<br>61<br>62<br>62<br>65<br>66<br>66<br>67<br>68<br>68<br>69<br>70<br>- 81 |   |
| <ul> <li>8.2.4 In case of rapid change in the output angle data and disturbance.</li> <li>8.3 If the situation does not improve.</li> <li>9. Electorical characteristics</li> <li>9.1 Absolute maximum rating.</li> <li>9.2 Power-related characteristic.</li> <li>9.3 R/D conversion characteristic</li> <li>9.4 Failure detection characteristic.</li> <li>9.5 Analog signal characteristic.</li> <li>9.6 DC characteristics of digital signal.</li> <li>9.7 AC characteristics of digital signal.</li> <li>9.8 Timing diagram.</li> <li>10. Appendix.</li> <li>10.1 R/D conversion principle.</li> <li>10.2.1 Effect of acceleration mode.</li> <li>10.2.2 Switching the internal control during acceleration mode.</li> <li>10.3 About the error of resolver system</li> <li>10.3.1 Error sources.</li> <li>10.4 FAQ.</li> <li>10.5 Terms and Definitions.</li> </ul>                              | $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                               |   |

# Safety Matters



Before use AU6802N1, please carefully read the specification and this manual for proper use. Incorrect usage do not operate normally, may damage the equipment that is connected to this product or this product.

Retained for this manual, please re-read when you do not know.

#### Notes

Smartcoder (AU6802N1) is an integrated circuit (i.e electronic device) with a high grade quality level suitable for use in automobiles, trains, etc. and is designed for units involving direct control and safety of transportation equipment. But the calculated failure rate is not zero. Also there are some possibility to do unplanned work cause of noise, static electricity, wiring error, etc. Therefore, the customer is to assume this responsibility, considering the possibility of failure, and to design multiple back-up solutions within the equipment or system to avoid a serious system failure.

These application samples which listed in this manual are reference examples. If you use these examples, please make sure that you understand your system, equipments, and those functions and safety.

The information contained in this manual might be changed as necessary. For the latest content, please contact your local sales representative.

#### Product Warranty

#### (1) Warranty Period

The warranty period for Smartcoder (AU6802N1) is one year after shipping. Failed products within this warranty period will be replaced with new one.

#### (2)Coverage

Even if within the warranty period, we will not take responsibility for the products which show quality degradation caused by deviant usage against this document or specification like below.

•In case of usage of unguaranteed condition/environment/handling nonlisted in this manual or specification.

- •In case of Remodeling/Repair which is not done by Tamagawa-seiki.
- •In case of misusing this product.
- •In case of unforeseen matters which can not expect at technology level of shipping age.

# 1. Introduction

#### 1.1 Product Overview

Smartcoder(AU6802N1) is an R/D (Resolver to Digital) conversion IC used with a brushless Resolver such as Singlsyn, Smartsyn, etc. It converts the electrical information (analog signal) corresponding to a mechanical rotational angle of the Resolver to the corresponding digital data and transmits it.

It was developed as simple usage, low cost, and having high quality enough to be used on vehicles, while maintaining high reliability that the Resolver (Synchro) system has had conventionally. It provides you wide range applications for angle detection.

#### 1.2 Product Features

- ■Wide operating temperature range for automotive quality:  $-40^{\circ}C \sim +125^{\circ}C$
- Real time output: High tracking rate: 240,000min<sup>-1</sup>(10Bit resolution)
- Single power supply of DC+5V
- Small size /light weight: 10 × 10mm(Pin interval 0.65mm、52pin TQFP、Mass 0.3g)

Built-in test to detect following faults: abnormal sensor signal, abnormal R/D conversion

- Selectable output mode : Pulse/Parallel/Bus + Serial output
- Selectable resolution mode: 10Bit/12Bit
- Selectable setting a number of poles for UVW: × 1,2,3,4
- Selectable clock input(20MHz): External CLK input/Crystal resonator/Ceramic resonator

#### 1.3 Block Diagram



#### 1.4 Spec Overview

| Output forn                               | n                     | Binary code parallel 10/12bit b                                                                   | us compatible, positive logic         |
|-------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------|---------------------------------------|
| Resolution                                |                       | 1,024 (2 <sup>10</sup> )                                                                          | 4,096 (2 <sup>12</sup> )              |
| Conversion accuracy(Static)               |                       | ±2 LSB                                                                                            | ±4 LSB                                |
| Settling time                             | ACMD="H"              | 1 ms Typ.                                                                                         | 2.5 ms Typ.                           |
| 180° in electric angle)                   | ACMD="L"              | 15 ms Typ.                                                                                        | 60 ms Typ.                            |
| Max. tracking r                           | rate                  | 240,000 min <sup>-1</sup>                                                                         | 60,000 min <sup>-1</sup>              |
| Max. angular acce                         | leration              | 256,000 rad / $s^2$                                                                               | 64,000 rad / $s^2$                    |
| Response (As output re<br>in electric ang | esponse delay<br>gle) | ±0.2° Max./10,000 min <sup>-1</sup>                                                               | ±0.4° Max./10,000 min <sup>-1</sup>   |
| Encoder emulation ou                      | utput (A,B)           | 256 C/T                                                                                           | 1,024 C/T                             |
| Fault detection fu                        | unction               | •abnormal sensor signal(EX: bre<br>Breaking of Resolver signal lines)<br>•abnormal R/D conversion | eaking/down of exciting sourse lines, |
| Power source                              | e                     | DC 5V±5% 45mA                                                                                     | Max. (30mA Typ.)                      |
| Operating tempe                           | rature                | -40 ~ +                                                                                           | 125°C                                 |
| Storage temper                            | ature                 | -65 ~ +                                                                                           | 150°C                                 |
| Humidity                                  |                       | 90% RH                                                                                            | Max.                                  |
| Mass                                      |                       | 1g ma                                                                                             | ах                                    |

MNL000392W00

#### 1.5 Related documents

(1) 801101411I4E Smartcoder(AU6802N1) specification

# 2. Pin List (Name and Functions)

#### 2.1 Pin Assignment



### 2.2 Pin Description

| Pin No. | Symbol  | Class    |                                      | Des                        | cription                   |              |                          | Remarks        |
|---------|---------|----------|--------------------------------------|----------------------------|----------------------------|--------------|--------------------------|----------------|
| 1       | R1E     | A/I      | External exciting                    | signal inpu                | ut(R1).                    |              |                          | (Ref:4 2 3)    |
| 2       | R2E     | A∕I      | External exciting                    | signal inpu                | ut( <b>R2</b> ).           |              |                          | (1(61.4.2.0)   |
| 3       | VCC     |          | Analog power pin. Connect to +5V.    |                            |                            |              | (Ref:4.5)                |                |
| Д       | SINMNT  | A / O    | Resolver signal (                    | (SIN) moni                 | tor output.                | Input gai    | n should be              |                |
| -       |         |          | adjusted to be ap                    | proximate                  | ly 2~3 Vp-µ                | o for this p | oin.                     | (Ref 4 2 2)    |
| 5       | S4      | A∕I      | Resolver signal(S                    | S4) input                  | pin.                       |              |                          | (1101111212)   |
| 6       | S2      | A∕I      | Resolver signal(S                    | S2) input                  | pin.                       |              |                          |                |
| 7       | AGND    |          | Analog ground pi                     | n. Connect                 | to OV.                     |              |                          | (Ref:4.5)      |
| 8       | S1      | A∕I      | Resolver signal(S                    | S1) input                  | pin.                       |              |                          |                |
| 9       | S3      | A∕I      | Resolver signal(S                    | S3) input                  | pin.                       |              |                          | (Ref:4.2.2)    |
| 10      | COSMNT  | A/O      | Resolver signal(C                    | COS) monit                 | tor output.                | Input gai    | n should be              |                |
|         |         |          | adjusted to be ap                    | oproximate                 | ly 2°3 Vp−µ                | o for this p | pin.                     |                |
| 11      | VCC     |          | Analog power pin                     | . Connect                  | to +5V.                    |              |                          | (Ref:4.5)      |
| 12      | RSO     | A < 0    | Exciting signal or<br>10% which cent | utput pin. (<br>er voltage | Output sigi<br>is "COM"    | nal should   | be 2Vp-p±<br>This signal |                |
| 12      | Ruu     |          | will be used for in                  | nput of exc                | citing volta               | ge booster   | r amplifier              |                |
|         |         |          | COM output pin.                      | Output is                  | "0.5 × VCC                 | 〕<br>〕±5%" v | oltage.                  | (Ref:4.2.1)    |
| 13      | сом     | A⁄O      | It must be 470pF                     | decoupling                 | , capacitor                | between C    | OM-pin and               |                |
|         |         |          | RSO-pin.                             |                            |                            |              |                          |                |
| 14      | AGND    |          | Analog ground pi                     | n. Connect                 | to OV.                     |              |                          | (Ref:4.5)      |
|         |         |          | Resolution select                    | tion pin.                  |                            |              |                          |                |
| 15      | MDSEL   | D⁄I      | Resolution                           | 10                         | Bit                        | 12           | Bit                      | (Ref:4.3.1)    |
|         |         |          | MDSEL                                |                            | <u> </u>                   |              | L                        |                |
|         |         |          | Internal control r                   | node selec                 | tion pin.                  |              |                          | (Ref:4.3.1)    |
| 16      | ACMD    | D/I      | Acc. Mode                            | 0                          | N .                        | 0            | FF                       | (Ref:10.2)     |
|         |         |          |                                      |                            | 1                          |              | L                        |                |
| 17      | XSEL1   | D∕I      | These pins contr                     | ol to U1.V1                | ection pin.<br>I.W1signals |              |                          |                |
|         |         |          |                                      | V.                         | vo                         |              | X 4                      | (Ref 4 3 1)    |
| 10      | XOEL O  |          | No of pole                           | X1                         | X2                         | X3           | X4                       | (101.4.0.1)    |
| 18      | ASELZ   | D/I      | XSEL2                                | Н                          | H                          | L            | L                        |                |
|         |         |          | Parallel output ([                   | س (11م~00                  | ada salaati                | on nin       |                          | (Ref:4.3.1)    |
| 19      |         |          |                                      |                            |                            |              | ma a da                  | (Ref:4.3.2(1)) |
| 10      | 0011112 |          |                                      | Absolut                    | .e-mode<br>-               | Pulse        | -mode                    | (Ref:4.3.2(2)) |
|         |         |          | Chin coloction n                     | in fau anui                | al autaut                  | It control   |                          | (Ref:4.3.2(4)) |
|         |         |          | mode and serial c                    | out data wil               | ar output.<br>Il be latche | d at SCSB    | falling edge             |                |
| 20      | SCSB    | D∕I      |                                      |                            |                            |              |                          |                |
|         |         |          | SCSB                                 | e                          |                            | ⊢ign in      | H                        | (Ref:4.3.2(3)) |
|         |         |          | Serial data outpu                    | t pin. The                 | data which                 | is absolut   | e angle data             | (Ref:4.3.2(4)) |
| 21      | DATA    | D/O(BUS) | at falling edge of                   | SCSB is t                  | ransmitted                 | with SCK.    |                          |                |
| 0.0     | ecv     |          | Serial clock inpu                    | t pin. It is               | used the                   | serial outp  | out function.            |                |
| 22      | JUN     |          | Frequency is 2M                      | Hz (max.).                 |                            |              |                          |                |
| 23      | VDD     |          | Digital power pin                    | . Connect t                | to +5V.                    |              |                          | (Ref:4.5)      |
| 24      | XTAL    |          | Oscillator connec                    | ction pin.                 |                            |              |                          | (Ref:4.4)      |
| 25      | CLKIN   | D∕I      | External clock in                    | nput pin.                  | Frequency                  | of the d     | evice to be              | (Ref:4.4)      |
| 26      |         |          |                                      | Correct                    | to 01/                     |              |                          | (Ref:4 5)      |
| 20      | Banb    |          |                                      | Sonneol                    |                            |              |                          | (1.01.4.0/     |

(Note) "Class" means as follow.

\* A∕I : Analog input
\* A∕O : Analog output

\* D∕I : Digital input

★ D∕O(BUS) : Digital output(3-state output)

| Pin No. | Symbol     | Class                | Description                                                  |                                          | Remarks                       |
|---------|------------|----------------------|--------------------------------------------------------------|------------------------------------------|-------------------------------|
| 0.7     | <b>D</b> 0 |                      | OUTMD = H                                                    | OUTMD = L                                |                               |
| 27      | DO         | D/O(BUS)             | $\phi$ 12 (12Bit LSB)                                        | PRTY                                     | (Def.4.2.1)                   |
| 28      | D 1        | D/O(BUS)             | φ11                                                          | ERRHLD                                   |                               |
| 29      | D 2        | D/O(BUS)             | φ10 (10Bit LSB)                                              | ERR                                      | (Ref:4.3.2(2))                |
| 30      | D 3        | D/O(BUS)             | φ9                                                           | W1                                       | (Ref:4.3.2(4))                |
| 31      | D 4        | D/O(BUS)             | φ8                                                           | V1                                       |                               |
| 32      | D 5        | D/O(BUS)             | φ7                                                           | U1                                       |                               |
| 33      | DGND       |                      | Digital ground pin. Connect to 0V.                           |                                          | (Ref:4.5)                     |
|         |            | - /- /- /- / - / - / | OUTMD = H                                                    | OUTMD = L                                |                               |
| 34      | D 6        | D/O(BUS)             | φ6                                                           | W                                        | (D-64.0.1)                    |
| 35      | D 7        | D/O(BUS)             | φ5                                                           | V                                        | (Ref:4.3.1)<br>(Ref:4.3.2(1)) |
| 36      | D 8        | D/O(BUS)             | φ4                                                           | U                                        | (Ref:4.3.2(2))                |
| 37      | D 9        | D/O(BUS)             | φ3                                                           | Z                                        | (Ref:4.3.2(4))                |
| 38      | D10        | D/O(BUS)             | φ2                                                           | В                                        |                               |
| 39      | D11        | D/O(BUS)             | φ1 (MSB)                                                     | А                                        |                               |
| 40      | DGND       |                      | Digital ground pin. Connect to 0V.                           |                                          | (Ref:4.5)                     |
|         |            |                      | Chip selection pin(CSB) and Read p                           | oin(RDB). D0 <sup>~</sup> D11 and        |                               |
| 41      | CSB        | D/I                  | PRTY output state can be controlled.                         |                                          |                               |
|         |            |                      | D0 <sup>~</sup> D11,PRTY out Valid                           | High impedance                           |                               |
| 42      | RDB        | D∕I                  | CSB L                                                        | Other combination                        |                               |
|         |            |                      | RDB L                                                        |                                          | (Ref:4.3.2(1))                |
|         |            |                      | Innibit pin.<br>$D0^{\sim}D11$ signal data state (Through/Hc | old) can switch                          | (Ref:4.3.2(2))                |
| 43      | INHB(RD)   | D∕I                  |                                                              | Hold                                     |                               |
|         |            |                      | INHB(RD) H                                                   | L                                        |                               |
|         |            |                      | This is even parity signal of the parall                     | el output data. $\phi$ 1 $\degree\phi$   |                               |
| 44      | PRTY       | D/O(BUS)             | 12(12Bit-mode) Or $\phi 1^{\sim} \phi 10(10Bit-$             | -mode), in case of the                   |                               |
|         |            |                      | number of "H" level data is even, t                          | this pin output as "L".                  |                               |
| 45      | ERRHLD     | D/O                  | Error state hold pin. Once this devise                       | detect fault condition,<br>" and keep it |                               |
|         |            |                      | Error reset nin This signal reset the l                      | FRRHLD output state                      | (Paf: 8)                      |
| 46      | FRRSTB     | DZI                  |                                                              |                                          |                               |
| 40      | Enterp     | 271                  | ERRSTB H                                                     |                                          |                               |
|         |            |                      | RSO output frequency selection pin.                          |                                          |                               |
| 47      | FSEL1      | D⁄I                  |                                                              |                                          | (D-64.0.1)                    |
|         |            |                      | RSO freq. 20kHz 10kHz                                        | -                                        | (Ret:4.3.1)                   |
| 48      | FSEL2      | D∕I                  |                                                              | Other combination                        |                               |
| 40      |            |                      |                                                              |                                          | (Def 4 5)                     |
| 49      |            |                      | Digital power pin. Connect to +5V.                           |                                          | (1181:4.3)                    |
| 50      |            |                      | These pins do not affect the operatio                        | on directly. Connect to                  |                               |
| 51      | IEST2      | ויע                  |                                                              |                                          | (Daf 4 5)                     |
| 52      | AGND       | ——                   | Analog ground pin. Connect to OV.                            |                                          | (Ket:4.3)                     |

(Note) "Class" means as follow.

\* D∕I : Digital input

\* D∕O : Digital output

\* D/O(BUS) : Digital output(3-state output)

# 3. Setup Flow



# 4. Peripheral Circuit Design

AU6802N1 require some peripheral circuit to get digital angle data. In this chapter, we explain the design method and important point for required peripheral circuit design.





#### 4.2 Resolver Interface

X Examples mentioned in this articles shows only the concept of basic functions. Please note that each application might have their each individual requirement. Therefore the circuit configuration and the decision of constants for practical resistors and the function of protection for input/output circuits, etc. should be designed for each application.

#### 4.2.1 Excitation Amplifier Circuit

Resolver (BRX type) is the sensor which generates the amplitude signal responding to the rotational angle of output winding by applying excitation signal to excitation windings. Then exciting amplifier circuit to excite resolver need to get resolver output signals.

There are 2 type of excitation amplifier circuit, current control type and voltage control type. Show merit/demerit of each method in below. Please determine appropriate method for your system considering them.

| Excitation Amp.         | Merit                                                                             | Demerit                                                                                  |
|-------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| Current control         | <ul> <li>Prevention of secondary</li> </ul>                                       | •Circuit is getting complex, and                                                         |
| type                    | failure(damage of output TR,<br>etc.) by short circuit between<br>exciting lines. | it might not operate as<br>calculations.                                                 |
|                         |                                                                                   | <ul> <li>Exciting voltage might vary</li> </ul>                                          |
|                         | •Less temperature change of<br>resolver signal due to                             | due to resolver input<br>impedance variability.                                          |
|                         | constant current.                                                                 |                                                                                          |
| Voltage control<br>type | •Circuit is simple and it will operate as calculations.                           | •possibility to have secondary<br>failure due to overcurrent<br>by short circuit between |
|                         | <ul> <li>Exciting voltage can be<br/>constant.</li> </ul>                         | exciting lines.                                                                          |
|                         |                                                                                   | •There might have temperature                                                            |
|                         |                                                                                   | change of resolver signal.                                                               |

Separate power supply (V $_{\rm ext}$ ) is required for the excitation amplifier circuit, in addition to the AU6802N1 (+5V) power supply.

Higher resolver exciting voltage caused higher resolver output voltage, and it can expect to improve the S/N ratio or noise immunity. That mean it need appropriate DC power supply. For example, exciting voltage 7Vrms(= $20V_{p-p}$ :  $7V \times \sqrt{2} \times 2$ ) require +24V for single power source or ±15V for dual power sources.

Resolver operation will be possible at the lower exciting voltage compared to the value described in the specification. So please decide exciting voltage value considering noise immunity and power equipment which can be prepared.

In this chapter, we will show you the example of excitation amplifier circuit (current control type) using RSO output.

% RSO output does not have enough driving power to excite resolver directly.



#### (1) Example circuit for single power source

In case of  $V_{\text{EXT}}$  variation is expected by battery power, possible minimum voltage must be considered as reference voltage.

#### (2) Example circuit for dual power source



#### Method for setting constants

Refer below for setting constants.

 $\ll {\rm Description} \,\, {\rm of} \,\, {\rm symbol} \, \gg \,$ 

| $+V_{EXT}$ , | $-V_{\text{EXT}}$ | External power supply (For exciting voltage booster amplifier circuit)                                      |
|--------------|-------------------|-------------------------------------------------------------------------------------------------------------|
|              | I <sub>REF</sub>  | : Exciting current of Resolver                                                                              |
|              | $R_{IEXT}$        | : Resistor for setting exciting current of Resolver                                                         |
|              | $V_{REF}$         | Exciting voltage of Resolver                                                                                |
|              | $Z_{RO}$          | : Input impedance of Resolver(Specified value)                                                              |
|              | $V_{\text{RSO}}$  | RSO pin (AU6802N1)output voltage (=2Vp-p typ.)                                                              |
| Step         | o① : Ca<br>th     | culate the exciting current by setting the exciting voltage based on<br>e voltage of external power supply. |

#### $V_{REF} = I_{REF} \times Z_{RO}$

Step (2) : Calculate the circuit constants based on the exciting current.

```
I_{REF}/2 = (V_{RSO} \times Rf) / (R_{IEXT} \times Ri) \cdots For single power source
```

 $I_{REF} = (V_{RSO} \times Rf) / (R_{IEXT} \times Ri) \cdots$ For dual power source

- $\langle$  Setting condition $\rangle$ 
  - $R_{IEXT} \leq (Z_{RO} / 10) [\Omega]$
  - $Rf \ge 50k \Omega$  ,  $Ci \times Ri \ge 5 \times 10^{-4}$  [s] ,  $Cf \times Rf \le 5 \times 10^{-6}$  [s]
  - The power supply for an operational amplifier should be the same as that for the transistor buffer.

%Calculation method describing in specification is based on DC circuit concept. Resolver is a AC circuit and that input impedance(= R(RESISTANCE) + jX(CONDUCTOR)) cause voltage phase shift and current phase shift. Also there are some impacts at parallel connection of Rf and Cf. Then it might not get exact exciting voltage value as calculated. In such a case, please adjust each constant by yourself. (Voltage can be adjusted by  $R_i$  value. ) And it is effective to make pre-validation using circuit simulation like SPICE. [Example] Vext=Battery 12V(8V~16V fluctuation), Excitation frequency=10KHz, Resolver Spec [Input impedance =  $76 \Omega$  (R-part:  $18 \Omega$  + L-part: 1.18 mH)] Let's excite this resolver with current type amplifier described in P14. Vext define as 8V(use minimum fluctuation). Saturation voltage of OP-AMP assume as x0.8 supply.  $\rightarrow$  8V × 0.8 = 6.4V Regarding R1-GND and R2-GND, Set amplitude center as 4V (= $8V \times 1/2$ ). Set amplitude as 4Vp-p. Then target amplitude is set as "R1-R2=8Vp-p". R2-GND R1-GND Voltage Max: under 6.4V 4V center  $(=8V \times 1/2)$ Time According to the formula of P15, Resolver excitation current( $I_{REF}$ ) = 0.11Ap-p (=8Vp-p/76  $\Omega$ )  $R_{IEXT} = 4.7 \Omega$  < Resolver input impedance (76  $\Omega$ )/10 Rf=100K Then.  $I_{\text{REF}} = \frac{V_{RSO} \times \text{Rf}}{\text{R}_{\text{IEXT}} \times \text{Ri} \times 1/2}$  $\operatorname{Ri} = \frac{V_{RSO} \times \operatorname{Rf}}{\operatorname{R}_{\operatorname{IEXT}} \times \operatorname{I}_{\operatorname{REF}} \times 1/2} = \frac{2\operatorname{Vp} \cdot \operatorname{p} \times 100\operatorname{K}}{4.7 \times 0.11 \times 1/2}$ Example of circuit simulation, <----> =774K Resolver input impedance  $= 18 \Omega + 1.18 \text{ mH}$ (Please adjust at actual circuit.) Cf =100 pEmitter resistance =  $4.7 \Omega$  $= 1 \mathrm{K} \Omega$ Bias resistance Then around  $Ri = 460K \Omega$ . ( 8Vp-p between R1-R2)





(around 100K  $\Omega$  )

#### 4.2.2 Resolver Signal Input Circuit

R/D conversion of AU6802N1 will be done with monitor output(SINMNT, COSMNT). While voltage level of resolver signal is different with each application, it needs to set appropriate monitor signal level with gain adjustment of resolver input signal to fit R/D conversion effectively. Also it need to have external DC bias resistor activating the function which detect any breaking of Resolver signal lines (S1<sup>°</sup>S4) mounted in AU6802N1 devise.

In this chapter, show you example of resolver signal input circuit.

#### Example of resolver signal input circuit



|                  | Min. | Тур. | Max. | Unit |  |
|------------------|------|------|------|------|--|
| Input Resistance | 13   | 20   | 27   | kΩ   |  |
| Resistance ratio | 0.99 | 1    | 1.01 |      |  |
| Gain             | 3.47 | 3.5  | 3.53 | _    |  |

#### (1)Gain setting resistor

 $R_{I}(=R_{I1}+R_{I2})$  value is defined to put in MAX range 2~3Vp-p of monitor output.

Monitor amplitude [Vp-p] = Resolver signal amplitude [Vp-p] ×  $\frac{70K}{R_1 + 20K}$  while  $R_1 = R_{11} + R_{12}$ 

#### [Example]

Resolver spec(Exciting voltage: AC7Vrms, transformer ratio:0.286), Use it as exciting voltage 10Vp-p, monitor output max amplitude assumed 2.5Vp-p. Resolver output max=2.86Vp-p (=10Vp-p × 0.286) then,  $2.5[Vp-p]=2.86Vp-p [Vp-p] \times \frac{70K}{R_1+20K}$   $\therefore R_1=60K$ 

In this case, due to the resistor value variability of AU6802N1 differential amplifier, monitor output max amplitude can be the range described in below table.

| <u>A range of monitor signal</u> |                                                |                                               |                                                |      |  |  |  |  |
|----------------------------------|------------------------------------------------|-----------------------------------------------|------------------------------------------------|------|--|--|--|--|
|                                  | Min.                                           | Тур.                                          | Max.                                           | Unit |  |  |  |  |
| Input R.                         | 13                                             | 20                                            | 27                                             | kΩ   |  |  |  |  |
| Gain                             | 3.47                                           | 3.5                                           | 3.53                                           |      |  |  |  |  |
|                                  | 1.76                                           | 2.5                                           | 3.13                                           |      |  |  |  |  |
| Monitor<br>signal                | $(2.86 \times \frac{13 \times 3.47}{60 + 13})$ | $(2.86 \times \frac{20 \times 3.5}{60 + 20})$ | $(2.86 \times \frac{27 \times 3.53}{60 + 27})$ | Vp-p |  |  |  |  |

Moreover, a range of monitor signal max amplitude will be varied by the deviation of resolver, transformation ratio and the deviation of input impedance.

X In case of exceeding the max range(0.5~3.5Vp-p) of monitor signal amplitude, it cause to detect abnormal sensor signal.

Example of monitor waveform (At  $0^\circ$  )



XIf potential difference between SINMNT and CONMNT generate by the deviation of R<sub>1</sub>, it cause a error source. Please select appropriate resistor grade according to your system tolerance.

[Example] In case of there is a  $+\Delta$  COSMNT against a SINMNT,

$$\mathsf{Error} = -\frac{1}{2} \cdot \Delta \cdot \mathsf{SIN2}\,\theta \quad [\mathsf{rad}]$$

(Voltage difference 1% case:  $\Delta=0.01$  then Error max=  $\pm\,0.29^\circ$  (=  $\pm\,0.01/2$  rad) )

#### (2) DC bias resistor to detect breaking $(R_{BH}, R_{BL})$

When the signal line come down, monitor output level must be below the fault detecting level (0.15Vcc=0.75V).

Without this bias resistor, fault detection depends on its angle.

(In fault case, If normal side monitor signal go under the fault detecting level, fault can detect as breaking of exciting source line.)

Estimated value of  $R_{\text{BH}},\,R_{\text{BL}}$  is shown below with some  $V_{\text{EXT}}$  voltage.

| VEXT | R <sub>BH</sub> [KΩ] | R <sub>bl</sub> [KΩ] |
|------|----------------------|----------------------|
| +5V  | 20                   |                      |
| +12V | 50                   | 20                   |
| +24V | 100                  |                      |

#### (3) Normal mode capacitor $(C_N)$

While basic circuit doesn't have  $C_N$ , it can improve electrical noise.

But gain resistor  $(R_{I1})$  and  $C_{N}$  work as filter, it causes one of factor of phase shift.

 $\begin{array}{l} \mbox{Time constant} = 2 \times (R_{i1} / / (R_{i2} + 20K)) \times C_N \\ R_{i1} / / (R_{i2} + 20K) \mbox{ means parallel connection of } R_{i1} \mbox{ and } (R_{i2} + 20K). \end{array}$ 

This capacitor has an impedance  $\{=1/(\omega \cdot C_N)\}$  and it affect signal level also. Deviation of capacitor is much worse than the deviation of resistor; please select the small deviation parts or small capacitance parts to avoid impact of signal level.

#### (4)Common mode capacitor (Cc)

Standard usage is putting 1000p capacitance between S1<sup>~</sup>S4 signals and GND.

#### 4.2.3 External Input Circuit for exciting the Resolver

AU6802N1 R/D conversion include synchronous detection function which use a phase signal with the external input (R1E, R2E) of resolver excitation signal. Then R1E/R2E terminals need to have same phase input signal with the carrier of resolver signal.

In this chapter, there shows example external input circuit of resolver excitation signal.

#### (1) Basic circuit sample (using single power source for exciting amplifier)



In case of direct input for R1E/R2E, exciting signal level might exceed VCC and it cause some failure. So please note that the terminal voltage for R1E/R2E should not exceed VCC(Power supply voltage) by means of adding the external resistor ( $R_{R1}$ ,  $R_{R2}$ ) to divide the voltage.

CH1=5V 20us/div (20us/div) NORM:50MS/ CH2=5V CH3=5\ DC 10:1 DC 10:1 DC 10:1 DC 10:1 R1-GND 7Vp-p 6V center R2-GND 3.22Vp-p -p × (20K+20K)/(20K+20K+47K) R1E-GND 2.76Vcenter R2E-GND  $=6V \times (20K+20K) / (20K+20K+47K)$ MAX-side=4.37V (=2.76V+3.22Vp-p/2) <VCC MIN-side = 1.15V (=2.76V—3.22Vp-p/2) >GND

 $R_{R1}, R_{R2} = 47 K \Omega$  example

(2) Basic circuit sample (using dual power source for exciting amplifier)



In this dual power source case, an exciting signal is 0V center. So it needs to make R1E/R2E terminal input level as shifting DC level. There might happen to exceed  $0V^{\sim}VCC$  range of R2E terminal voltage, and it cause some failure. Then the terminal voltage for R2E should not exceed  $0V^{\sim}VCC$  by means of adding the external resistor ( $R_{i1}$ ,  $R_{i2}$ ) to divide the voltage.

Center value of swing= $2.5V \times \frac{20K + 20K}{20K + 20K + 4.7K} = 2.24V$ Assuming 3Vp-p for R2E amplitude level. 3 [Vp-p]=10 [Vp-p]  $\times \frac{4.7K}{R_{i1} + 4.7K}$   $\therefore R_{i1} = 10.9K \rightarrow 11K$ 

Waveform max value=2.24V+3V/2=3.74V < VCC "OK" Waveform min value=2.24V-3V/2=0.74V > 0V "OK" COM current=[2.5V-(-5V)]/(11K+4.7K)=0.48mA < 2mA "OK"

#### (3)Considering the phase shift

When any phase difference exists between the exciting component of Resolver signals (S1-S3, & S2-S4) and the external input signal for exciting Resolver (R1E/R2E), the loop gain of R/D conversion loop is equivalently decreased, which may affect the performance of R/D conversion. That means that it spent long time to settle down the angle output or not be able to settle down the angle data.

In case of phase shift existing, a phase adjustment circuit should be inserted into the R1E/R2E line so that the phase difference is 10 degree or less. As confirmation, the phase shift may be adjusted between the exciting component of Resolver signal monitor terminals (COSMNT & SINMNT) and the external input signal for exciting Resolver (R1E/R2E).

#### How to convert an angle from phase shift.





#### How to adjust progressing phase



There might happen to exceed  $0V^{\sim}VCC$  range of R2E terminal voltage, and it cause some failure. Then the terminal voltage for R2E should not exceed  $0V^{\sim}VCC$  by means of adding the external resistor ( $R_{i1}$ ,  $R_{i2}$ ) to divide the voltage.

#### ■The amount of progressing phase(indication)

"The amount of progressing phase" 
$$\alpha = \arctan\left\{\frac{1}{2\pi \times f \times C_i \times (R_{i_1} + R_{i_2})}\right\}$$
 [degree]

(2)How to adjust delaying phase

2-1 Basic circuit to adjust delaying phase
 (Use single power source for exciting amplifier)



#### ■The amount of delaying phase(indication)

"The amount of delaying phase"  $\alpha = \arctan[2\pi \times f \times C_i \times 2 \times (R_{RI})/(20K+20K))$  [degree]

 $^{\rm ``R_{R1}//(20K+20K)"}$  means parallel connection resistor value of  $R_{R1}$  and (20K+20K).

[Example] When  $R_{R1}$ ,  $R_{R2}$ =47K, would like to set 10° for delaying phase. (excitation frequency=10KHz)  $R_{R1}//(20K+20K) = 21.6K\Omega$   $10^{\circ} = \arctan(2\pi \times 10000 \times C_{i} \times 2 \times 21.6K)$   $C_{i} = \frac{\tan 10^{\circ}}{2\pi \times 10000 \times 2 \times 21.6K}$   $= 65p \rightarrow 68p$ (Please adjust it with actual circuit.)

#### 2-2 Basic circuit to adjust delaying phase (using dual power source for exciting amplifier)



#### The amount of delaying phase(indication)

"The amount of delaying phase"  $\alpha = \arctan[2\pi \times f \times C_{i_2} \times (R_{i_1}//R_{i_2})]$  [degree]

 $(R_{i1}//R_{i2})\mbox{means parallel connection resistor value of $R_{i1}$ and $R_{i2}$.}$ 

[Example] When R2=10Vp-p, would like to set 10° for delaying phase. (excitation frequency=10KHz)  $R_{i1}$ ,  $R_{i2}$  concept is same as chapter 4.2.3(2). Assuming  $R_{i1}$ =11K,  $R_{i2}$ =4.7K, Then  $R_{i1}//R_{i2}$ =3.3K  $\Omega$ 10 = arctan( $2\pi \times 10000 \times C_{i2} \times 3.3$ K)  $C_{i2} = \frac{tan10^{\circ}}{2\pi \times 10000 \times 3.3$ K =850p  $\Rightarrow$  910p (Please adjust it with actual circuit.)

## 4.3 Digital Interface

#### 4.3.1 System Setting

| tting for r                                                                                                                                                     | esolution                                                                                                                                         |                                                                                                      | <u></u>                                                                                                  | ٦                                                                                   |                                                                 |                                                 |                    |                              |                            |                |   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------|--------------------|------------------------------|----------------------------|----------------|---|
| Resolution                                                                                                                                                      | IU bits                                                                                                                                           |                                                                                                      | 2 bits                                                                                                   | _                                                                                   |                                                                 |                                                 |                    | ٦L                           | 1 5                        |                |   |
| MDSEL                                                                                                                                                           | H″                                                                                                                                                |                                                                                                      | L <i>"</i>                                                                                               |                                                                                     |                                                                 |                                                 |                    |                              |                            |                | - |
| Setting for o                                                                                                                                                   | digital outp                                                                                                                                      | out re                                                                                               | esoluti                                                                                                  | on (Pa                                                                              | rallel, l                                                       | Pulse,                                          | Serial             | ).                           |                            |                |   |
| 10 bits:1                                                                                                                                                       | 024 split(                                                                                                                                        | Numl                                                                                                 | per of                                                                                                   | pulse=                                                                              | =256C/                                                          | /T)                                             |                    |                              |                            |                |   |
| 12 bits:4                                                                                                                                                       | 096 split(                                                                                                                                        | Numl                                                                                                 | per of                                                                                                   | pulse=                                                                              | =10240                                                          | C/T)                                            |                    |                              |                            |                |   |
|                                                                                                                                                                 |                                                                                                                                                   |                                                                                                      |                                                                                                          |                                                                                     |                                                                 |                                                 |                    |                              |                            |                |   |
|                                                                                                                                                                 |                                                                                                                                                   |                                                                                                      |                                                                                                          |                                                                                     |                                                                 |                                                 |                    |                              |                            |                |   |
| etting of i                                                                                                                                                     | nternal co                                                                                                                                        | ontro                                                                                                | ol mod                                                                                                   | le                                                                                  |                                                                 |                                                 |                    |                              |                            |                |   |
| Acceleration                                                                                                                                                    | n mode                                                                                                                                            | ON                                                                                                   | C                                                                                                        | )FF                                                                                 |                                                                 |                                                 |                    | _                            |                            |                |   |
| ACMD                                                                                                                                                            | )                                                                                                                                                 | "H"                                                                                                  | "                                                                                                        | 'L"                                                                                 |                                                                 |                                                 |                    | _▶                           | 16                         | ACMD           |   |
|                                                                                                                                                                 |                                                                                                                                                   |                                                                                                      |                                                                                                          |                                                                                     |                                                                 |                                                 |                    | L                            |                            |                |   |
| et the inter                                                                                                                                                    | nai contro                                                                                                                                        | i mo                                                                                                 | ae.                                                                                                      |                                                                                     |                                                                 |                                                 |                    |                              |                            |                |   |
|                                                                                                                                                                 |                                                                                                                                                   |                                                                                                      |                                                                                                          |                                                                                     |                                                                 |                                                 |                    |                              |                            |                |   |
|                                                                                                                                                                 |                                                                                                                                                   |                                                                                                      |                                                                                                          |                                                                                     |                                                                 |                                                 |                    |                              |                            |                |   |
| Setting of                                                                                                                                                      | number o                                                                                                                                          | fро                                                                                                  | les fo                                                                                                   | r UVW                                                                               | 1                                                               |                                                 |                    |                              |                            |                |   |
| Number of                                                                                                                                                       | noles                                                                                                                                             | × 1                                                                                                  | × 2                                                                                                      | × 3                                                                                 | × 4                                                             |                                                 |                    | _                            |                            |                |   |
| Number of                                                                                                                                                       | poics                                                                                                                                             | •                                                                                                    |                                                                                                          |                                                                                     |                                                                 |                                                 |                    |                              |                            | -              |   |
| XSEL                                                                                                                                                            | l "                                                                                                                                               | 'H"                                                                                                  | "L"                                                                                                      | "H"                                                                                 | "L"                                                             | ]                                               |                    |                              | 17                         | XSEL1          |   |
| XSEL<br>XSEL<br>Set the cycl<br>Refer next                                                                                                                      | e number of page for d                                                                                                                            | Ή"<br>Ή"<br>of ou<br>etail                                                                           | "L"<br>"H"<br>Itput p:<br>.)                                                                             | "H"<br>"L"<br>attern                                                                | "L"<br>"L"                                                      | /w.                                             |                    |                              | 17 18                      | XSEL1<br>XSEL2 |   |
| XSEL<br>XSEL<br>Set the cycl<br>Refer next<br>Pulse number                                                                                                      | e number of page for d                                                                                                                            | 'H"<br>'H"<br>of ou<br>etail<br>outp                                                                 | "L"<br>"H"<br>Itput pa<br>.)<br>ut is no                                                                 | "H"<br>"L"<br>attern<br>t chang                                                     | "L"<br>for UV                                                   | /W.                                             | ting.              | <b>→</b>                     | 17 18                      | XSEL1<br>XSEL2 |   |
| XSEL<br>XSEL<br>Set the cycl<br>Refer next<br>Pulse number<br>Setting of                                                                                        | e number of<br>page for d<br>er of A/B/Z                                                                                                          | 'H"<br>'H"<br>of ou<br>etail<br>outp                                                                 | "L"<br>"H"<br>itput p:<br>.)<br>ut is no                                                                 | "H"<br>"L"<br>attern<br>t chang                                                     | "L"<br>for UV                                                   | /W.                                             | ting.              | _ <b>+</b> _                 | 17 18                      | XSEL1<br>XSEL2 |   |
| Setting of<br>MODE                                                                                                                                              | e number of<br>page for d<br>er of A/B/Z<br>output mo<br>Pulse our                                                                                | 'H"<br>'H"<br>of ou<br>etail<br>outp<br>outp                                                         | "L"<br>"H"<br>Itput pr<br>.)<br>ut is no                                                                 | "H"<br>"L"<br>attern<br>t chang                                                     | for UV                                                          | /W.<br>his set                                  | ting.              | _ <b>→</b>  <br>_ <b>→</b> [ | 17 18                      | XSEL1<br>XSEL2 |   |
| Setting of<br>MODE<br>OUTMD                                                                                                                                     | e number of<br>page for d<br>er of A/B/Z<br>output mo<br>Pulse ou<br>"L"                                                                          | iH"<br>iH"<br>of οι<br>etail<br>outp<br>ode<br>tput                                                  | "L"<br>"H"<br>Itput p:<br>.)<br>ut is no                                                                 | "H"<br>"L"<br>attern<br>t chang                                                     | for UV<br>sed by t                                              | /W.<br>his set                                  | ting.              | → [<br>→ [                   | 17 18 19                   | XSEL1<br>XSEL2 |   |
| Setting of<br>MODE<br>OUTMD<br>Set the type                                                                                                                     | e number of<br>page for d<br>er of A/B/Z<br>output mo<br>Pulse ou<br>"L"                                                                          | (H"<br>(H"<br>of ou<br>etail<br>outp<br>ode<br>tput                                                  | "L"<br>"H"<br>Itput p:<br>.)<br>ut is no<br>Para                                                         | "H"<br>"L"<br>attern<br>t chang                                                     | for UV<br>sed by t<br>solute<br>"H"                             | /W.<br>his set                                  | ting.              | →<br>→<br>[                  | 17 18 19 19                | XSEL1<br>XSEL2 |   |
| Setting of<br>MODE<br>OUTMD<br>Set the type<br>Pulse mo                                                                                                         | e number of<br>page for d<br>er of A/B/Z<br>output mo<br>Pulse ou<br>"L"<br>e of paralle<br>ide : A/B/Z                                           | th"<br>'H"<br>of ou<br>etail<br>outp<br>outp<br>ode<br>tput<br>lout<br>/U/V                          | "L"<br>"H"<br>Itput p:<br>.)<br>ut is no<br>Para<br>tput (I                                              | "H"<br>"L"<br>attern<br>t chang<br>ullel ab                                         | for UV<br>sed by t<br>solute<br>"H"<br>11).<br>W1/ER            | /W.<br>his set                                  | ting.              | →<br>→[                      | 17 18 19                   | XSEL1<br>XSEL2 |   |
| XSEL2<br>XSEL2<br>Set the cycl<br>Refer next<br>Pulse number<br>Setting of<br>MODE<br>OUTMD<br>Set the type<br>Pulse mo<br>Parallel r                           | e number of<br>page for d<br>er of A/B/Z<br>output mo<br>Pulse our<br>"L"<br>e of paralle<br>ode : A/B/Z<br>node : Abs                            | tput<br>(H"<br>(H"<br>of ou<br>etail<br>outp<br>ode<br>tput<br>l out<br>/U/V<br>solut                | "L"<br>"H"<br>Itput pr<br>.)<br>ut is no<br>Para<br>tput (I<br>V/W/U<br>e outpu                          | "H"<br>"L"<br>attern<br>t chang<br>illel ab<br>D0 – D<br>1/V1/<br>ut (Pur           | for UV<br>sed by t<br>solute<br>"H"<br>11).<br>W1/ER<br>e bina  | /W.<br>/W.<br>his set<br>outpu<br>R/ERI         | ting.              | →<br>→[                      | 17 18 19 19                | XSEL1<br>XSEL2 |   |
| Setting of<br>MODE<br>OUTMD<br>Set the type<br>Pulse mo<br>Parallel r                                                                                           | e number of<br>page for d<br>er of A/B/Z<br>output mo<br>Pulse ou<br>"L"<br>e of paralle<br>ode: A/B/Z<br>node: Abs                               | tput<br>(H"<br>(H"<br>of ou<br>etail<br>outp<br>ode<br>tput<br>(U/V<br>solut                         | "L"<br>"H"<br>itput p:<br>.)<br>ut is no<br>Para<br>tput (I<br>V/W/U<br>e outpu                          | "H"<br>"L"<br>attern<br>t chang<br>t chang<br>00 – D<br>1/V1/<br>ut (Pur            | for UV<br>sed by t<br>solute<br>"H"<br>11).<br>W1/ER<br>e binar | /W.<br>his set<br>outpu<br>R/ERI<br>ry)         | ting.<br>t         | →<br>→[                      | 17 18 19 19                | XSEL1<br>XSEL2 |   |
| Setting of<br>MODE<br>OUTMD<br>Set the type<br>Pulse mo<br>Parallel r                                                                                           | e number of<br>page for d<br>er of A/B/Z<br>output mo<br>Pulse our<br>"L"<br>e of paralle<br>ode : A/B/Z<br>node : Abs                            | th"<br>'H"<br>of ou<br>etail<br>outp<br>ode<br>tput<br>el out<br>/U/V<br>solut                       | "L"<br>"H"<br>Itput p:<br>.)<br>ut is no<br>Para<br>tput (I<br>V/W/U<br>e outpu                          | "H"<br>"L"<br>attern<br>t chang<br>dllel ab<br>D0 – D<br>1/V1/<br>ut (Pur           | for UV<br>sed by t<br>solute<br>"H"<br>11).<br>W1/ER<br>e binar | /W.<br>his set<br>outpu<br>R/ERI                | ting.<br>t         | →<br>→[                      | 17 18 19 19                | XSEL1<br>XSEL2 |   |
| Setting of<br>Pulse number<br>Set the cycle<br>Refer next<br>Pulse number<br>Setting of<br>OUTMD<br>Set the type<br>Pulse mo<br>Parallel r                      | e number of<br>page for d<br>er of A/B/Z<br>output mo<br>Pulse our<br>"L"<br>e of paralle<br>ide : A/B/Z<br>node : Abs                            | tput                                                                                                 | "L"<br>"H"<br>itput p:<br>.)<br>ut is no<br>Para<br>tput (I<br>V/W/U<br>e outpu                          | "H"<br>"L"<br>attern<br>t chang<br>illel ab<br>D0-D<br>1/V1/'<br>ut (Pur            | for UV<br>sed by t<br>solute<br>"H"<br>11).<br>W1/ER<br>e binar | /W.<br>/W.<br>his set:<br>outpu<br>R/ERI<br>ry) | ting.              | →<br>→[                      | 17 18 19                   | XSEL1<br>XSEL2 |   |
| XSEL2<br>XSEL2<br>Set the cycl<br>Refer next<br>Pulse number<br>Setting of<br>OUTMD<br>Set the type<br>Pulse mo<br>Parallel r<br>Setting of<br>RSO froc         | e number of<br>page for d<br>er of A/B/Z<br>output mo<br>Pulse out<br>"L"<br>e of paralle<br>de : A/B/Z<br>node : Abs                             | ode<br>tput                                                                                          | <pre>"L" "L" "H" "tput p: .) ut is no Para tput (I //W/U e outpu excitir 0KHz</pre>                      | "H"<br>"L"<br>attern<br>t chang<br>tllel ab<br>D0-D<br>1/V1/<br>ut (Pur             | for UV<br>sed by t<br>solute<br>"H"<br>11).<br>W1/ER<br>e binar | /W.<br>his set<br>outpu<br>R/ERI<br>ry)         | ting.<br>t         | →<br>→<br>(                  | 17 18 19 19                | XSEL1<br>XSEL2 |   |
| Setting of<br>MODE<br>OUTMD<br>Set the type<br>Pulse number<br>Setting of<br>MODE<br>OUTMD<br>Set the type<br>Pulse mo<br>Parallel r<br>Setting of<br>RSO freq. | e number of<br>page for d<br>er of A/B/Z<br>output mo<br>Pulse our<br>"L"<br>e of paralle<br>ide : A/B/Z<br>node : Abs<br>RSO outp<br>20KHz       | tput<br>ode<br>toutp<br>ode<br>toutp<br>tout<br>outp<br>tout<br>outp<br>tout<br>outp<br>tout<br>outp | <pre>"L" "L" "H" "tput p: .) ut is no Para tput (I //W/U e outpu excitir OKHz "1"</pre>                  | "H"<br>"L"<br>attern<br>t chang<br>illel ab<br>00-D<br>1/V1/<br>ut (Pur             | for UV<br>sed by t<br>solute<br>"H"<br>11).<br>W1/ER<br>e binal | /W.<br>his set<br>outpu<br>R/ERI<br>ry)         | ting.              |                              | 17 18 19 47                | XSEL1<br>XSEL2 |   |
| Setting of<br>MODE<br>OUTMD<br>Set the type<br>Pulse mo<br>Parallel r<br>Setting of<br>RSO freq.<br>FSEL1                                                       | e number of<br>page for d<br>er of A/B/Z<br>output mo<br>Pulse ou<br>"L"<br>e of paralle<br>ode : A/B/Z<br>node : Abs<br>RSO outp<br>20KHz<br>"H" | i H"<br>i H"<br>of ou<br>etail<br>outp<br>tput<br>el out<br>/U/V<br>solut                            | "L"<br>"H"<br>itput p:<br>.)<br>ut is no<br>Para<br>put (I<br>V/W/U<br>e outpu<br>excitir<br>0KHz<br>"L" | "H"<br>"L"<br>attern<br>t chang<br>t chang<br>t chang<br>0 – D<br>1/V1/'<br>ut (Pur | solute<br>"H"<br>solute<br>"H"<br>11).<br>W1/ER<br>e binar      | /W.<br>his set<br>outpu<br>R/ERI<br>ry)         | ting.<br>t<br>RHLD |                              | 17<br>18<br>19<br>19<br>47 | OUTMD          |   |

#### Setting number of poles of UVW

This specific setting(X1, X2, X3, X4) means cycle number of waveform output pattern which range is 0~360 degree of electrical angle. It does not have any relation with resolver multiplication factor of angle (X1, X2, X3, X4).



#### 【Example】

In case of 8 poles (4 pole pair) motor, the relationship of resolver multiplication factor and the setting number of poles for UVW is below.

| Resolver X数 | UVW poles |
|-------------|-----------|
| 4X          | × 1       |
| 2X          | × 2       |
| 1 X         | × 4       |

Each combination output 4 pulse of UVW (every 90 degree) while one revolution of Resolver.

#### 4.3.2 Output Interface

(1) Parallel Output mode (Parallel output is set by OUTMD="H".)

#### ■Parallel I/O interface mode 《Stand-alone》: Interfaced by dedicated I/O



■Parallel BUS interface mode (Bus output) : interfaced by BUS line



#### (2)Pulse interface mode (Pulse output mode is set by OUTMD="L".)



Settings are below. CSB="L" RDB="L" INHB="H"

#### (3)Serial output mode

OSerial output data is controlled by "SCSB", "SCK".



OPRTY is defined as even parity. The number of "1" data between " $\phi 1 \sim \phi 12$ " and "PRTY" must be even.



OWhile SCSB = "L" fix, output data repeat every SCK 16 clocks. Then  $14^{th}$  ~16<sup>th</sup> data fix as "0".



#### (4) Serial output mode +A/B pulse mode

The absolute angle detection is possible with serial out mode and A/B pulse mode. Power-up starting time, first absolute data read with serial output mode. Since then absolute data can count UP/DOWN with A/B pulse data. So you can reduce the number of CPU interface as 6 line (serial 3lines+A/B/Z 3lines)

Combination usage of serial mode and parallel mode can be used for fail detection of digital output data.

#### 4.4 Clock Input(20MHz)

#### 4.4.1 Crystal Resonator / Ceramic Resonator

Below describes equivalent circuit of resonator section. CLKIN is inverted signal of XTAL and these 2 pins connect to comparator input. While there is cross point between XTAL voltage and CLKIN voltage, internal CLK will be stable. In this case it is possible to use another devise which does not list in recommended parts documented in specification (P30, Figure25).

Each case you select resonator included in recommended one, we recommend you to ask resonator company about optimal constant oscillation of your actual print board. Cause there might change their oscillation condition due to wiring pattern difference.



#### 4.4.2 External Clock

In the case of external clock, clock must connect to  $CLKIN(25^{th} Pin)$  and XTAL should be open (NC). CLKIN pin is TTL-level input.

※ 20MHz clock might be noise source.

It is effective for EMC countermeasure to make signal pattern wider and shorter, also guard by GND line.

#### 4.5 Power Source



Power source is single supply  $+5V \pm 5\%$ . Analog power line and Digital power line can connect to same power line. If you set separate power line for analog(VCC) and digital(VDD), there must be no potential difference between VCC and VDD, or AGND and DGND. Also power switching (power-on or power-off) should be done simultaneously.

Above figure is example of power connection. No need to collect analog power line or digital power line. Regarding 0.1uF capacitors, it should be located close to AU6802N1 device as much as possible.

#### 4.6 Countermeasures for Noise

Below waveforms are measured actually. Countermeasure for noise must be done in accordance with the specification P34 contents.

#### Waveforms of magnetic noise

Magnetic noise happens when the leakage flux of the motor passes through the resolver. Its effect will be bigger turbulence of digital output, which will generate error.



#### ■Waveforms of electrical noise

Electrical noise happens when the spike noise caused by PWM drive of the motor affects signal lines. Turbulence of digital output will not be so big, but it will generate error depend on the size of noise.



# 5. Connection



Please take off the power during connection operation. After power off, take enough time, check the voltage value by tester, then please operate wiring and connecting.

#### 5.1 Example of Resolver Connection

Connection example: Used "RSO" as excitation source.




Connection example: Used external oscilla**tor as exc**itation source.

Resolver output signals (S1, S2, S3, S4) are connected to each corresponding AU6802N1 terminals (S1,S2,S3,S4) through the resolver signal input circuit. Resolver input signals (R1,R2) are connected to each corresponding AU6802N1 terminals (R1E,R2E) through the external exciting signal input circuit. Regardless of whether RSO output use or not, there must be capacitor connection between RSO and COM.

## 5.2 Example of Power Connection

Refer the section 4.5

# 6. Check Point of Operation



Before power-up, please make sure the connection which is no mistake.

## 6.1 Check Point for Resolver Interface

### 6.1.1 Check Point of Excitation Signal

Check your resolver excitation signals(R1,R2) whether the resolver is excited with your designed amplitude or not. If signals are small or saturated situation, please review your excitation amplifier circuit again. If there are no signals, please check the connection to resolver and power supply status.

#### 6.1.2 Check Point of Monitor Signal Amplitude

#### (1) Check point of amplitude change

Observing the waveform of resolver exciting signals and monitor output (SINMNT, COSMNT), please check if the monitor output have a same frequency carrier of excitation signals. After then, rotate the resolver, please check that monitor signal amplitude is changing with corresponding resolver angle. If there is no signal or no amplitude change by rotation, please check the connection between resolver and AU6802N1.



#### Waveform example of exciting signal and monitor signal with some fixed angle.

### (2) Check point of amplitude level.

Rotating the resolver with observing a monitor signal, please check the monitor signal (SINMNT and COSMNT) maximum amplitude its recommended range is 2~3Vp-p. If signal amplitude is not appropriate range, please adjust your circuit constants of exciting amplifier and resolver signal input circuit.



#### 6.1.3 Check point of phase shift.

Rotating the resolver with observing a monitor signal and differential signal(R1E-R2E) of external exciting signal input, please check that phase difference between differential signal(R1E-R2E) and monitor signal(SINMNT or COSMNT) should be within  $\pm 10^{\circ}$ . The measurement will be done at common phase position between "R1E-R2E" signal and monitor. If it exceed  $\pm 10^{\circ}$ , please make phase adjustment at external exciting signal input circuit.

#### How to convert an angle from phase shift.



## 6.2 Check Point for Digital Output

## 6.2.1 Check Point of Output Angle

Please check that the each digital output show your required format which you set and angle output data is changing with resolver rotation. If angle output is not change while resolver rotation or output format is different with your setting, please check a polarity of each digital input terminal. Also if output angle data does not match with actual angle or output data is not stable, refer section 6.1 and please check if there is no problem for resolver related connections.

#### 6.2.2 Check point of abnormality Detection

"ERR" output and "ERRHLD" output should be both L-level for normal condition while " ERRSTB" input is H-level. If this device detects some error condition, "ERR" output or "ERRHLD" output will be H-level. Then you may refer section 8.1 and please isolate the true cause of the error and remove it.

# 7. Function of Fault Detection

AU6802N1 has built-in test function of fault detection which detects abnormal sensor signal and abnormal R/D conversion. These error conditions output at the "ERR" or "ERRHLD" terminal. The 3 kind of contents of detection are shown below

- •Abnormal sensor signal(breaking/down of exciting source line: R1 & R2)
- •Abnormal sensor signal(breaking of resolver signal line: S1,S2,S3 & S4)
- •Abnormal R/D conversion(Excessive residuals of control signal)

In this chapter, describe each detection method, typical fault detection pattern, and error reset operation.

This built-in test function is independent from R/D conversion function and does not restrict the R/D conversion output by its result (i.e. any detection of abnormal state).

## 7.1 Abnormal sensor signal (breaking/down of exciting source lines)

#### 7.1.1 Concept Detection

This concept is to detect smaller monitor output amplitude level then it defines as abnormal sensor signal. Breaking/down of exciting source line can not excite resolver. As a result resolver output signal will disappear and abnormal sensor signal can be detect.

#### 7.1.2 Circuit Configuration



#### 7.1.3 Detection Principle

The principle is comparison between monitor output and threshold voltage. Detect situation that the voltage magnitude of SINMNT and COSMNT are above low-side threshold and below high-side threshold. It mean both monitor amplitude is under  $0.1 \times VCC(Vp-p)^{\%}$ , and define this situation as abnormal.

&Example of VCC=5V case, detection condition is under 0.5Vp-p of both monitor amplitude.

#### 7.1.4 Relationship of threshold and typical abnormal detection pattern

## (1)Normal



### (2) Detection pattern () (Monitor amplitude is under threshold)





### (3)Detection pattern2(Shorted between S1-S3 or S2-S4)



Resolver electrical angle heta

## 7.2 Abnormal sensor signal (breaking of Resolver signal lines)

### 7.2.1 Concept Detection

In the resolver signal input circuit, applying the external DC bias circuit will make monitor output level shifted from COM voltage of reference potential to GND side in DC. Concept detection is to detect that voltage shift.



### 7.2.2 Circuit Configuration



#### 7.2.3 Detection Principle

The principle is comparison between monitor output and threshold voltage. If voltage magnitude of SINMNT or COSMNT exceed down the threshold value(0.15 X VCC<sup>%</sup>), it is detected as fault situation.

&Example of VCC=5V case, detection condition is under  $0.75V_{DC}$  of monitor output voltage.

#### 7.2.4 Relationship of threshold and Typical abnormal detection pattern

## (1)Normal



#### (2)Detection pattern③(Breaking between S1-S3 or S2-S4)



In case of breaking signal line, monitor output will be less than threshold DC level and it is detected as fault.

## (3) Detection pattern (4) (Excessive monitor output)



Resolver electrical angle heta

In case of SINMNT or COSMNT is excessive and cross the threshold, it is detected as fault.





Due to a noise, monitor output cross the threshold down. Then it is detected as fault.

## 7.3 Abnormal R/D conversion (Excessive control deviation)

#### 7.3.1 Concept Detection

This product adopted digital tracking method (Refer section 1.3 or 9.1) as R/D conversion system, and this method is one of the negative feedback control of closed-loop configuration. In such a system, normally control deviation ( $\varepsilon$ ) should be "0". This concept detection is that the excessive control deviation means out of control and this situation is detected as abnormal.

#### 7.3.2 Circuit Configuration



### 7.3.3 Detection Principle

- This detection principle is to compare the internal control deviation(\*1) and the threshold value. If there are situation that the absolute value of internal control deviation is less than low threshold or bigger than high threshold(\*2), and if this situation is over 50% of test duration(\*3), then it is detected as fault.
- %1 A internal control deviation signal can not be verified by this product's terminals.
- %2~ In case of VCC=5V, anomaly detection condition is excess threshold( less than 2.25  $V_{_{DC}}$ , bigger than 2.75  $V_{_{DC}}$  )of internal control voltage.

#### 7.3.4 Relationship of threshold and Typical abnormal detection pattern

## (1)Normal



In the state that have been successfully R/D converted, control deviation is almost "0". Then it is not detected as fault.

### (2) Detection pattern (6) (Excessive control deviation)



There is an abnormal R/D conversion situation (control deviation exceed the threshold), and if such situation is over 50% of test duration, it is detected as fault.

## 7.4 Error reset

ERRHLD output is generated when an error occurred, and it can be cleared by setting ERRSTB=Low.

#### Error reset operation waveform



- X Refer 9.8 for detail timing.
- X Please use ERRHLD output after it is surely cleared by ERRSTB signal. If the error is not released even after error reset, please eliminate the true error factor according to the section 8.1.

# 8. If you think troubleshooting

In this chapter, there are corresponding examples for the case of error detected by the function of fault detection, and for the case of strange angle output data. Please check these examples for your troubleshooting and operation check.

## 8.1 In case of error detection

When an error is detected (ERR or ERRHLD output are "H" level), refer to the following troubleshooting flow. Firstly please perform to estimate reason of fault detection, and error factor should be identified and eliminated according to the procedure of chapter 8.1.1 or later. Regarding the operation of fault detection function, please refer chapter 7.

#### Troubleshooting flow of error



## 8.1.1 Suspicion of Abnormal sensor signal (breaking/down of exciting source lines)

In case of suspicion the breaking/down of exciting source lines, true error factor should be identified and eliminated according to the below troubleshooting flow.

#### Troubleshooting flow of detecting break/down of exciting source lines



## 8.1.2 Suspicion of Abnormal sensor signal (breaking of Resolver signal lines)

In case of suspicion the breaking of resolver signal lines, true error factor should be identified and eliminated according to the below troubleshooting flow.

### Troubleshooting flow of detecting break of Resolver signal lines



## 8.1.3 Suspicion of Abnormal R/D conversion(Excessive control deviation)

In case of suspicion the abnormal R/D conversion, true error factor should be identified and eliminated according to the below troubleshooting flow.

#### Troubleshooting flow for Abnormal R/D conversion detection.



## 8.2 In case of wrong angle data

Despite the rotating Resolver, angle output data is not changed, or output shows the different format data, or output data is not fit to actual angle. In such case, please follow below troubleshooting flow and identify the behavior of the output data. Then please improve this error condition by the procedure described in chapter 8.2.1 and later.

### Troubleshooting flow of wrong digital angle data.



#### 8.2.1 In case of angle data output is stopped

In case of angle output data is completely stopped, please follow below troubleshooting flow and identify the factors, and then improve your system.

#### Troubleshooting flow of fixed output.



## 8.2.2 In case of indefinite, free run, can not get one-rotation data

In case of angle output data is indefinite, free run, might not get one-rotation data, please follow below troubleshooting flow and identify the factors, and then improve your system.



## Troubleshooting flow of indefinite, free run, can not get one-rotation data.

## 8.2.3 In case of rotation direction difference, deviation of $90^\circ$ or $180^\circ$

In case of angular output data shows different rotation direction or there might be angular displacement of  $90^{\circ}$  or  $180^{\circ}$ , please follow below troubleshooting flow and identify the factors, and then improve your system.

#### Troubleshooting flow of rotation direction difference, deviation of 90° or 180°.



## 8.2.4 In case of rapid change in the output angle data and disturbance

In case of rapid change in the output angle data or a sudden disturbance while rotation, please follow below troubleshooting flow and identify the factors, and then improve your system.

### Troubleshooting flow of rapid change in the output angle data and disturbance



## 8.3 If the situation does not improve

If the situation does not improve even if section 8.1 or 8.2 steps perform, and if there is another phenomenon which does not mention in this manual, please contact us with waveforms when an error occur (appropriate abnormal signal, SINMNT, COSMNT) and also inform us about detail troubled circuit information.

# 9. Electrical characteristics

| Items                  | Symbol           | Absolute maximum rating | Unit |
|------------------------|------------------|-------------------------|------|
| Dower ourply veltere   | VCC              | -0.3~+7.0               | V    |
| Power supply voltage   | VDD              | -0.3~+7.0               | V    |
| Analog input voltage   | V <sub>Ia</sub>  | -0.3~+7.0               | V    |
| Digital input voltage  | V <sub>I</sub>   | -0.3~VDD+0.3            | V    |
| Digital output current | I <sub>o</sub>   | -10~+10                 | mA   |
| Operating temperature  | T <sub>opr</sub> | -40~+125                | °C   |
| Storage temperature    | T <sub>stg</sub> | -65~+150                | °C   |
| Allowable loss         | P <sub>D</sub>   | 245                     | mW   |

## 9.1 Absolute maximum rating

※ If you use the IC beyond the absolute maximum rating, it may cause permanent damage to the IC.

## 9.2 Power-related characteristic

| Items                    | Symbol          | Min. | Тур. | Max. | Unit | Remarks and conditions            |
|--------------------------|-----------------|------|------|------|------|-----------------------------------|
| Devery complex without   | VCC             | 4.75 | 5.0  | 5.25 | V    | Recommended power supply voltage. |
| Power supply voltage     | VDD             | 4.75 | 5.0  | 5.25 | V    | potential.                        |
| Reset release voltage    | Vrsth           | 3.9  | _    | 4.4  | V    | Power-On-Reset release voltage    |
| Reset voltage            | Vrstl           | 3.7  | _    | 4.2  | V    | Power-On-reset voltage            |
| Reset voltage hysteresis | Vrhys           | -    | 0.2  | _    | V    | Vrsth-Vrstl                       |
| Supply current           | I <sub>cc</sub> | _    | 30   | 45   | mA   | Current consumption without load. |

## 9.3 R/D conversion characteristic

| Items                           | Symbol | Min.    | Тур. | Max. | Unit                             | Remarks and conditions                                                           |
|---------------------------------|--------|---------|------|------|----------------------------------|----------------------------------------------------------------------------------|
| Resolution                      |        |         | 10   |      | Bit                              | A number of divisions per electrical angle.                                      |
| Conversion accuracy             |        | -2      | 0    | +2   | LSB                              | Absolute error of the electrical angle input in a stationary state.              |
| Settling time 1                 |        |         | 1    |      | ms                               | ACMD="H"<br>Input step of 180° electrical angle<br>Settling range : ±8LSB max.   |
| Settling time 2                 |        |         | 15   |      | ms                               | ACMD="L"<br>Input step of 180° electrical angle<br>Settling range : ±8LSB max.   |
| Maximum<br>angular velocity     |        | 240,000 |      |      | min <sup>-1</sup>                | Capable of following angular velocity<br>range<br>(electrical angle)             |
| Maximum<br>angular acceleration |        | 256,000 |      |      | rad/s²                           | Capable of following angular<br>acceleration range<br>(electrical angle)         |
| Responsibility                  |        | -0.2    |      | +0.2 | deg./<br>10,000min <sup>-1</sup> | Output response delay in a constant angle velocity. (Equivalent to 3.33 $\mu$ s) |

## ■ 10 Bits resolution setting

## ■ 12 Bits resolution setting

| Items                           | Symbol | Min.   | Тур. | Max. | Unit                             | Remarks and conditions                                                           |
|---------------------------------|--------|--------|------|------|----------------------------------|----------------------------------------------------------------------------------|
| Resolution                      |        |        | 12   |      | Bit                              | A number of divisions per electrical angle.                                      |
| Conversion accuracy             |        | -4     | 0    | +4   | LSB                              | Absolute error of the electrical angle input in a stationary state.              |
| Settling time 1                 |        |        | 2.5  |      | ms                               | ACMD="H"<br>Input step of 180° electrical angle<br>Settling range : ±8LSB max.   |
| Settling time 2                 |        |        | 60   |      | ms                               | ACMD="L"<br>Input step of 180° electrical angle<br>Settling range : ±8LSB max.   |
| Maximum<br>angular velocity     |        | 60,000 |      |      | min <sup>-1</sup>                | Capable of following angular velocity<br>range<br>(electrical angle)             |
| Maximum<br>angular acceleration |        | 64,000 |      |      | rad/s²                           | Capable of following angular<br>acceleration range<br>(electrical angle)         |
| Responsibility                  |        | -0.4   |      | +0.4 | deg./<br>10,000min <sup>-1</sup> | Output response delay in a constant angle velocity. (Equivalent to 6.67 $\mu$ s) |

## 9.4 Failure detection characteristic

| Items                                | Symbol     | Min.           | Тур.          | Max.           | Unit | Remarks and conditions                                                                                                                                             |
|--------------------------------------|------------|----------------|---------------|----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Abnormal sensor signal (break        | ing/down o | f exciting     | source lin    | nes)           |      | ·                                                                                                                                                                  |
| Detection threshold<br>High-side     |            | 0.523<br>×VCC  | 0.55<br>× VCC | 0.577<br>×VCC  | V    | VCC=VDD=5.0V<br>Compared to the monitor output<br>voltage<br>(Min., Max. are reference)                                                                            |
| Detection threshold<br>Low-side      |            | 0.428<br>× VCC | 0.45<br>× VCC | 0.472<br>× VCC | V    | VCC=VDD=5.0V<br>Compared to the monitor output<br>voltage<br>(Min., Max. are reference)                                                                            |
| Detection time                       |            | _              | _             | 0.2            | ms   | Time required detecting fault.                                                                                                                                     |
| Abnormal sensor signal (breaki       | ng of Reso | ver signa      | l lines)      |                |      |                                                                                                                                                                    |
| Detection threshold                  |            | 0.143<br>×VCC  | 0.15<br>×VCC  | 0.157<br>× VCC | V    | VCC=VDD=5.0V<br>Compared to the monitor output<br>voltage<br>(Min., Max. are reference)                                                                            |
| Detection time                       |            | _              | _             | 0.1            | ms   | Time required detecting fault.                                                                                                                                     |
| Abnormal R/D conversion(Exc          | essive con | trol devia     | tion)         |                |      |                                                                                                                                                                    |
| Detection threshold<br>High-side     |            | 0.523<br>× VCC | 0.55<br>×VCC  | 0.577<br>× VCC | V    | VCC=VDD=5.0V<br>Compare to the absolute value of internal<br>control deviation<br>(Min., Max. are reference)                                                       |
| Detection threshold<br>Low–side      |            | 0.428<br>× VCC | 0.45<br>× VCC | 0.472<br>× VCC | V    | VCC=VDD=5.0V<br>Compare to the absolute value of internal<br>control deviation<br>(Min., Max. are reference)                                                       |
| Required time period for<br>judgment |            | -              | 5             | -              | ms   | Acceleration mode "ON"<br>It is judged as an internal error when the<br>probability of excessive control<br>residuals 50% in the average value for<br>the period.  |
|                                      |            | _              | 120           | _              | ms   | Acceleration mode "OFF"<br>It is judged as an internal error when the<br>probability of excessive control<br>residuals 50% in the average value for<br>the period. |

% In case of the continuous time of failure is shorter than above detection time, there is possibility not to detect failure.

## 9.5 Analog signal characteristic

| Items                            | Symbol           | Min.                        | Тур.                       | Max.                   | Unit | Remarks and conditions                                                                                |
|----------------------------------|------------------|-----------------------------|----------------------------|------------------------|------|-------------------------------------------------------------------------------------------------------|
| Signal source output for excit   | ing Resolve      | er(RSO)                     |                            |                        |      |                                                                                                       |
| Output voltage                   | V <sub>RSO</sub> | 1.8                         | 2.0                        | 2.2                    | Vp-p | VCC=VDD=5.0V、COM=2.5V<br>Balanced potential to COM                                                    |
| Output frequency 1               |                  |                             | F <sub>с∟к</sub> ∕<br>1000 |                        | Hz   | Frequency selection setting<br>FSEL1="L"、FSEL2= "H"<br>(F <sub>CLK</sub> =External CLK-IN Frequency)  |
| Output frequency 2               |                  |                             | F <sub>clk</sub> /<br>2000 |                        | Hz   | Frequency selection setting<br>FSEL1="H"、FSEL2= "H"<br>(F <sub>CLK</sub> = External CLK-IN Frequency) |
| Load impedance                   |                  | 1.0                         |                            |                        | kΩ   |                                                                                                       |
| Common output(COM)               |                  |                             |                            |                        |      |                                                                                                       |
| Output voltage                   | V <sub>COM</sub> | 0.5<br>×<br>VCC<br>–5%      | 0.5<br>×<br>VCC            | 0.5<br>×<br>VCC<br>+5% | V    |                                                                                                       |
| Load impedance                   |                  | 1.0                         |                            |                        | kΩ   |                                                                                                       |
| External signal input for exciti | ng Resolve       | r( <b>RIE</b> , <b>R2</b> 1 | E)                         |                        |      |                                                                                                       |
| Input resistance                 |                  | 13                          | 20                         | 35                     | kΩ   |                                                                                                       |
| Input resistance ratio           |                  | 0.99                        | 1.00                       | 1.01                   |      | Resistance variation $\pm$ 1%                                                                         |
| Input frequency                  |                  | 8                           | -                          | 20.4                   | kHz  |                                                                                                       |
| Input voltage range              |                  | 0                           | _                          | 5                      | V    | COM=2.5V                                                                                              |
| Resolver signal input(S1~S4      | )                |                             |                            |                        |      |                                                                                                       |
| Input resistance                 |                  | 13                          | 20                         | 27                     | kΩ   |                                                                                                       |
| Input resistance ratio           |                  | 0.99                        | 1.00                       | 1.01                   |      | Resistance variation $\pm$ 1%                                                                         |
| Input gain                       |                  | 3.47                        | 3.5                        | 3.53                   |      | Internal feedback R/Internal input R                                                                  |
| Input frequency                  |                  | 8                           | _                          | 20.4                   | kHz  |                                                                                                       |
| Input voltage                    |                  | _                           | _                          | 1.1                    | Vp-p | Differential input                                                                                    |
| Resolver signal monitor output   | SINMNT,          | COSMNT                      | )                          |                        |      |                                                                                                       |
| Max. Output voltage range        |                  | 3.5                         | _                          | _                      | Vp-p |                                                                                                       |
| Load impedance                   |                  | 10                          | _                          | _                      | kΩ   | Allowable load impedance of SINMNT, COSMNT                                                            |

| 9.6 | DC | characteristic | of | digital | signal |  |
|-----|----|----------------|----|---------|--------|--|
|     |    |                |    |         |        |  |

| Items                     | Symbol           | Min.    | Тур. | Max. | Unit | Remarks and conditions                                         |
|---------------------------|------------------|---------|------|------|------|----------------------------------------------------------------|
| High level input voltage  | $V_{\mathbb{H}}$ | 2.0     | -    | VDD  | V    | Recommended input "H" voltage for all digital input terminals. |
| Low level input voltage   | V <sub>IL</sub>  | 0       | _    | 0.8  | V    | Recommended input "L" voltage for all digital input terminals. |
| Input hysteresis voltage  | V <sub>H</sub>   | -       | 0.2  | -    | V    |                                                                |
| Input pull-up resistance  | R <sub>PU</sub>  | 30      | 50   | 100  | kΩ   | Pull-up resistor value of digital input terminal.              |
| Input leakage current     | I_               | -       | -    | -250 | μA   | V <sub>I</sub> =DGND                                           |
| High level output voltage | V <sub>OH</sub>  | VDD-0.1 | Ι    | _    | V    | I <sub>OH</sub> =0mA                                           |
|                           |                  | VDD-0.4 | Ι    | _    | V    | I <sub>OH</sub> =-8mA                                          |
|                           |                  | _       | _    | 0.1  | V    | I <sub>oL</sub> =0mA                                           |
| Low level output voltage  | ¥0L              | _       | _    | 0.4  | V    | I <sub>oL</sub> =8mA                                           |

## 9.7 AC characteristics of digital signal

| Items                                     | Symbol           | Min. | Тур. | Max. | Unit | Remarks and conditions |
|-------------------------------------------|------------------|------|------|------|------|------------------------|
| External CLK input frequency              | F <sub>CLK</sub> | 18   | 20   | 20.4 | MHz  |                        |
| Serial CLK input frequency                | F <sub>sck</sub> | -    | -    | 2    | MHz  |                        |
| Input rising-up time                      | tri              | 0    | _    | 1.0  | ms   |                        |
| Input falling-down time                   | tfi              | 0    | -    | 1.0  | ms   |                        |
| Output rising-up time                     | tr               | -    | 1.2  | 2.2  | ns   | G_=15pF                |
| Output falling-down time                  | ť                | -    | 1.2  | 2.2  | ns   | G_=15pF                |
| Propagation delay time<br>(Input buffer)  | tpd              | _    | _    | 7.6  | ns   |                        |
| Propagation delay time<br>(Output buffer) | tpd              | _    | _    | 8.9  | ns   | C_=15pF                |

(Note) Rising-up/falling-down time of output means the time required to pass through the voltage between 0.3V and 2.7V.

## 9.8 Timing diagram

■ Timing of power ON



Otherwise please refer the specification p18~22.

Timing of power OFF



#### Timing of bus control



### ■ Timing of INHB(RD) signal



■ Timing of OUTMD signal



■ Timing of PRTY signal



#### Serial output operation waveform



#### ■ Timing of error reset



# 10. Appendix

## 10.1 R/D conversion principle

This product adopted digital tracking method as R/D conversion system, and this method is one of the negative feedback control of closed-loop configuration, then it convert from Resolver analog signal to digital signal. A control deviation ( $\varepsilon$ ) is shown in below equation, and it must be normally "0" with the negative feedback control system.

Control deviation :  $\varepsilon = K \cdot \sin(\theta - \phi) \cdot \sin \omega t$ 

Here assuming " $\varepsilon = 0$ " means " $\theta = \phi$ ", then Resolver analog angular signal can be converted to digital angular data.



### Configuration of digital tracking method R/D converter.

#### [Explanation of concept]

An amplitude modulated resolver signals enter to R/D converter. To calculate control deviation ( $\varepsilon$ ), sin  $\theta$  modulated signal is multiplied by feedback cos  $\phi$  and cos  $\theta$  modulated signal is multiplied by feedback sin  $\phi$ . This " $\varepsilon$ " is encoded by comparator (Analog to Digital conversion), and sin $\omega$ t component is removed by synchronous detection. Through a compensator which stabilize negative feedback loop and improve its characteristic (In general, compensator is PI control which configure with type II direct servo loop.), digital angular output  $\phi$  can be generated as counter value.

## 10.2 Acceleration mode

An acceleration mode is the function to improve the dynamic performance more than primary characteristic and to be possible making more correct sensing according to switching of internal control mode against unexpected high angular acceleration. In this product, it is possible to set ON/OFF by ACMD terminal.

#### 10.2.1 Effect of acceleration mode

After rapid change of resolver angle (high angle acceleration) happen, output angle will converge at a resolver angle. In case of acceleration mode is ON, output will soon be able to follow the resolver angle compare the case of mode=OFF. Cause of switching the internal control mode, rate of change angle is getting faster than mode=OFF condition. After following the angle of target output, control mode return to normal from acceleration mode.



Refer specification P35 for detail about switching conditions entering to/releasing from acceleration mode.

## 10.2.2 Switching the internal control during acceleration mode

In this product, switching the internal control during acceleration mode is done by proportional gain switching of compensator.

#### Compensator configuration



#### Difference between normal mode and acceleration mode

| Mode name         | Explanation                                                                            |
|-------------------|----------------------------------------------------------------------------------------|
| Normal mode       | Normal operation mode except the acceleration mode below.                              |
| Acceleration mode | High tracking rate mode by enlarging the proportional gain ( $K_{_{\mathcal{V}}}$ ) by |
|                   | 32times of that in normal mode.                                                        |

#### 10.2.3 Considerations in the use of acceleration mode

#### (1) Change behavior when switching mode

It is considered that the acceleration mode does not occur frequently in usual operation except in special cases. But if it occurs actually by large angular acceleration is applied to the rotational axis, it may seem that some abnormal operation has occurred momentarily at observing the output waveform, cause the control loop gain suddenly change to 32 times.

#### (2) Miss-operation by noise and error

Note that even in the case that large angular acceleration does not apply, acceleration mode may occur due to excessive magnetic/electrical distortion of waveform, electrical error, noise in the resolver signals. If unexpected acceleration mode occurs by error or noise and your system have problem due to discontinuity of angular output data, please correspond by ACMD terminal setting. And refer specification for ACMD setting sequence.

## 10.3 About the error of resolver system

Resolver system with this product causes an error against actual angular position by resolver accuracy, this Smartcoder accuracy, peripheral configuration error, etc. In this chapter, explain the error sources of resolver system and general estimation method of total error.

#### 10.3.1 Error sources

There are error sources of resolver system like the following.



#### 10.3.2 Error estimates

Total error of the resolver system using this IC is a combination of potential errors which include static error that typically come from resolver itself or this IC itself, and proportional error of angular velocity that come from delay of this IC or peripheral circuit depending on the angular velocity.

$$\varepsilon_{TTL} = \varepsilon_{ST} + \varepsilon_{DLY} + \cdot \cdot \cdot$$

X Each error might have different unit, and there are concepts which are "Number of multiple", "Mechanical angle", "Electrical angle". (Refer section 10.5 for each term). When estimating the error, please be careful to fitting the unit.

#### Estimation of static error

Considering the estimation method of resolver system static errors which include resolver accuracy and error of this IC itself and the variation of the peripheral circuit or configuration, the easiest way is taking the sum of the maximum error caused by factors. But it is difficult to assume a probability that all of errors will be worst value, considering process capability, etc. Also it might need excessive precision characteristic to satisfy system, then system cost might lead to increase.

Then static error of resolver system estimates normally with root mean square(RMS) method.

$$\varepsilon_{ST} = \sqrt{(\varepsilon_R)^2 + (\varepsilon_S)^2 + (\varepsilon_{RD})^2 + (\varepsilon_i)^2} \cdot \cdot \cdot$$

| While | ε <sub>st</sub> | : | Static error of resolver system                    |
|-------|-----------------|---|----------------------------------------------------|
|       | ε <sub>R</sub>  | : | Error of resolver                                  |
|       | ε,              | : | error of resolver misalignment                     |
|       | ε <sub>rd</sub> | : | Static error of this IC itself                     |
|       | ε,              | : | Resolver signal input circuit :Resistance accuracy |

#### Estimation of angular velocity proportional error

Angular velocity proportional error of resolver system is caused by response delay of this IC and signal delay which depend on the filter circuit constructed in resolver input circuit. This error is getting bigger with higher angular velocity, and it is obtained by converting the angular displacement from total delay time at applied angular velocity. Then it is estimated as the sum of individual errors due to the delay factor.

$$\varepsilon_{DLY} = \varepsilon_{RDDLY} + \varepsilon_{FLTDLY} + \bullet \bullet \bullet$$

While  $\mathcal{E}_{DLY}$ : Angular velocity proportional error of resolver system  $\mathcal{E}_{RDDLY}$ : Angle error of this IC response delay  $\mathcal{E}_{FLTDLY}$ : Angle error of the filter time constant at resolver signal input circuit.

## 10.4 FAQ

## ■Questions on the performance characteristic of R/D conversion

| Q. | How much time it takes to convert R/D?                                                                                                                                                                                                                                                                                                              |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Α. | <ul> <li>Assumed as delay time from input of resolver signal to output of its angle data. Then it will be as follows.</li> <li>■Resolution 12Bit-mode: 6.66 µ s max.</li> <li>■Resolution 10Bit-mode: 3.33 µ s max.</li> <li>Response spec is converted value from above time to the angular displacement of constant speed of rotation.</li> </ul> |

| Q | What is the frequency (period) of the output data update rate? |
|---|----------------------------------------------------------------|
| A | It is 5MHz(200ns) while CLK input is 20MHz.                    |

| Q | Please tell us a frequency response of negative feedback loop which realize $R/D$ conversion.                                                                                                                                                            |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | Bandwidth of control system is approximately as follows, and the response performance<br>against a rapid angle change that is above following frequency is -40dB/dec<br>characteristic.<br>Resolution 12Bit-mode:800Hz.<br>Resolution 10Bit-mode:1,200Hz |

| Q | What happen to the output data in case of resolver signal input is above maximum angular velocity?                                                                                                       |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | $R/D$ is unable to work tracking with angular velocity which is over specification, so it is unable to follow the rotation of the resolver. Then A,B,Z, and angle output $\Phi$ becomes irrelevant data. |



| Q | In the operation of the rotating resolver, output angle data against actual resolver angle is shifted with the direction of rotation. Are there any considerable factor?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | Typical factors are following.<br>(1)Displacement of the device which put on the resolver.<br>There might become angular displacement depending on direction, caused by<br>mechanical misalignment of device like backlash of gear, etc. The problem of this factor<br>is only depending on the rotation direction, and it is not depend on revolution speed of<br>resolver.<br>(2)Time constant of filter circuit.<br>If resolver signal input to AU6802N1 through filters, there might show angular<br>displacement depending on rotation direction while high speed resolver operation,<br>caused by time constant delay value of filter circuit. The problem of this factor normally<br>tends to be large in proportion to the number of revolution.<br>(3)Response of AU6802N1 (Delay time of response):<br>Delay time from resolver signal input to corresponding angular data output might cause<br>of the deviation angle which depend on the direction at high speed resolver operation.<br>The problem of this factor normally tends to be large in proportion to the number of<br>revolution. |

## ■Questions about the resolver interface.

| Q | Please tell the voltage specification of S1 <sup>~</sup> S4 input signals.                                                                                                                                                                                                                     |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | Input signal voltage range of each terminals must be 0 <sup>~</sup> VCC.<br>For the signal level adjustment of operational setting, instead of adjusting terminal<br>S1 <sup>~</sup> S4, please adjust SINMNT/COSMNT voltage level which is 2 <sup>~</sup> 3Vp-p with COM<br>potential center. |

| Q | Please tell us voltage specification of R1E-R2E(differential input) signals.                                                                                                                                                                                                                                     |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | Input signal voltage range of each terminals must be 0 <sup>~</sup> VCC.<br>Regarding the differential signals (R1E-R2E), it is operational while there is potential<br>difference. But it is recommended to apply over 4Vp-p, because applying higher voltage<br>will be getting better comparator sensitivity. |

| Q | There has been recommended to add 470pF capacitor between RSO and COM.<br>What happens if it does not exist?                  |
|---|-------------------------------------------------------------------------------------------------------------------------------|
| A | A purpose of this capacitor is stability of the conversion. Without this capacitor, $R/D$ output data will sometimes vibrate. |

| Q | As a noise countermeasure, would like to add normal-mode-capacitor C <sub>N.</sub><br>How much capacitor value do you recommend?                                                                                                                                                                                                                                                                            |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | $C_{\rm N}$ insertion is required as counter action for some negative effect of electrical noise injection. Actual cap value can not specify due to it depend on the noise level. Too large cap value might cause larger attenuation and phase change of resolver signals. So $C_{\rm N}$ value variability might cause an imbalance between SIN and COS, and it becomes error factor. Be careful about it. |

| Q | When adjusting the phase by input circuit of resolver exciting signals, are there any impacts on the response characteristic? |
|---|-------------------------------------------------------------------------------------------------------------------------------|
| A | A response specification is a converted value of delaying time at electrical angle output.<br>Then not affected.              |
| Q r<br>d | Specification said that phase difference between external exciting input(R1E-R2E) and resolver monitor signals(COSMNT, SINMNT) should be within $\pm$ 10°. If phase difference is over $\pm$ 10°, what kind of actual impact can we face?                                                                                                                                                                                                                                                                                                                                                                         |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A A<br>F | When phase difference is over 10°, it takes time to settle angular output at startup, or<br>in worst case it can not settle forever. Also when there is a steep angle change of<br>resolver, IC might not be able to respond or takes long time to catch up.<br>AU6802N1 are performing synchronous detection with reference the signal phase of<br>external exciting input(R1E-R2E). Then such phase difference cause phase shift of<br>synchronous detection. Equivalently negative feedback control loop gain that realize<br>R/D conversion is getting decrease and dynamic transfer characteristic have some |

#### ■Questions about the output interface.

| Q | In the situation of digital output terminals might be shorted each other , short to VDD or GND, what kind of issues will be appear when the power is active?                  |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | When the voltage is different between the shorted pin (One side "H" and other side "L"), excessive current flow from "H" to "L", heating up, and finally IC might be damaged. |

| Q | Would like to get 8bit parallel output data. How can I do?                                                                                                             |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | AU6802N1 have only 12bit-mode or 10bit-mode. When 12bit-mode, ignore the lower 4 bits. And when 10bit-mode, ignore the lower 2 bits then data will be looks like 8bit. |

| Q | Using encoder equivalent pulse mode, $A/B$ pulse duty looks unstable while resolver rotate with same speed. What is possible cause?                                                                                                                                                                                     |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Α | Encoder equivalent pulse output of this IC is theoretically poorer performance than optical encoder pulse output. Due to the affect of resolver potential error and $R/D$ potential error and also $R/D$ conversion principle itself, it is possible to be disordered pulse duty even if in normal operation condition. |

| Q | For the digital output, serial interface output and parallel interface output are prepared.<br>Both interfaces should be used?                              |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | Either one interface is enough and there are no problem for operation of this IC.<br>According to the system environment, please use appropriate interface. |



| Q | To read the serial output data with above system, which is better trigger? SCK rising edge or SCK falling edge?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | Please use SCK rising edge.<br>Serial output data change with SCK falling edge timing. Then if you read the data with SCK falling edge, there might read false data depending on read timing.<br>$SCK = - \int_{-} \int$ |

| Q | Plan to use serial output function. But data need only 8bit due to above system configuration. How should I handle about serial output data?                                                                                                                                                                              |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | Please exit serial output sequence (SCSB=L⇒H) after 8 <sup>th</sup> serial data output.<br>*Even in the middle to end, data is refreshed and next output mode start with MSB data.<br>[Example]<br>Data refresh<br>timing<br>SCSB<br>SCK<br>DATA<br>DATA<br>Undefined<br>Undefined<br>Data refresh<br>timing<br>Undefined |



Questions about the digital input configuration.

| Q | Regarding UVW pole number selection bits(XSEL1,XSEL2), Are these bits used for the absolute angle output mode of parallel out?                                                                |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Α | Do not use for the absolute angle output mode. Even if setting change between X1,X2,X3,X4, each absolute angle output shows one rotation data which means electrical angle $0\sim360^\circ$ . |

| Q | A specification said that RSO output frequency selection pin setting (FSEL1=L、<br>FSEL2=L) means VEL_MODE (10KHz). What kind of setting is this?                           |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | In VEL_MODE, D0 $\sim$ D11 output switch to the register value of internal operation.<br>This setting is for internal method only. We recommend not to use it by customer. |

| Q | Would like to use accuracy 10bit mode. Is there no problem to startup with MDSEL=H ?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | It is no problem while +5V(Power supply for IC:VCC,VDD) and the power supply for exciting amplifier of Resolver( $V_{EXT}$ ) are turned on at the same time. Or +5V is turned on later.<br>Another sequence which +5V power turn on before the power supply for exciting amplifier on is not recommended to start up with 10bit-mode. If you would like to use 10bit-mode with this sequence, firstly start with 12bit-mode setting, and after completing initial follow-up you can change to 10bit-mode by MDSEL setting.<br>(For detail, please refer p18~22 of specification.) |
|   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

| Q | Are there any notes in case of fixed off (ACMD=L) at acceleration mode?                                                                                                                                                                     |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | Some instantaneous tracking delay or overshooting can not be avoided at the input of excessive angular acceleration by a sudden change of angular velocity or an external turbulence to the mechanical shaft of resolver( i.e. shock), etc. |
| A | In the power-up sequence, when exciting amplifier power is faster or same time for AU6802N1 power-up, initial follow-up time will be extended from 20ms(max) which is ACMD=H case to 100ms(max).                                            |
|   | Also if exciting amplifier power is later than Au6802N1 power-up, initial follow-up time might need long time or inability to follow forever.                                                                                               |
|   | For detail of acceleration mode, please refer section 10.2 .                                                                                                                                                                                |

| Q | Are there any notes in case of fixed on (ACMD=H) at acceleration mode?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | If acceleration mode occurs, it may seem that some abnormal operation has occurred<br>momentarily at observing the output waveform, because the loop gain of control system<br>changes significantly.<br>Judgment of entering to acceleration mode depends on comparison between the<br>deviation of control residual polarity and threshold value. Then even if non-actual<br>operation which does not occur rotational acceleration at mechanical axis resolver, the<br>acceleration mode may occur because following situations are acceleration condition<br>from the perspective of R/D, like excessive magnetic distortion of waveform, or an<br>electrical error in the Resolver signal, or some noise, etc. |
|   | For detail of acceleration mode, please refer section 10.2 .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

■Questions about the function of fault detection.

| Q | Does the fault detection result affect the behavior of $R/D$ conversion?                                                                                                                                                                     |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Α | Does not affect. The fault detection function is independent to $R/D$ conversion so fault detection result does not give a constraint on the output of $R/D$ conversion. It will continue to operate $R/D$ conversion as abnormal condition. |

| Q | When the error reset at ERRSTB, How long time do we need to set reset situation (ERRSTB=L) ? |
|---|----------------------------------------------------------------------------------------------|
| A | Minimum 40ns (Same as maximum time to be extended ERRHLD signal).                            |

| Q | Does the error reset function by ERRSTB affect the behavior of $R/D$ conversion? |
|---|----------------------------------------------------------------------------------|
| A | Does not affect.<br>ERRSTB is a function to reset ERRHLD output only.            |

| Q | DC bias resistance was connected in reverse polarity. Nevertheless error detection looks work at signal disconnection situation. Why is the error detected?                                                                                                                                                                                                                          |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | Depending on the angle, there might be detected as error of abnormal sensor signal.<br>Because they are connected in reverse polarity, in disconnection case, monitor output<br>voltage expect shift to VCC-side. Then correct R/D conversion can not operate and it is<br>considered that abnormality have been detected by error detection function of abnormal<br>R/D conversion. |

| Q | When monitor output exceeds $3.5Vp-p$ , it is detected as fault. And are there any other negative effect?                     |
|---|-------------------------------------------------------------------------------------------------------------------------------|
| A | It is considered about voltage saturation and abnormal waveform. They are getting to be the error factor of $R/D$ conversion. |

#### ■Questions about the application.

| Q | Is it possible to use with phase modulation type(BRT) resolver?        |
|---|------------------------------------------------------------------------|
| A | No. This product only support amplitude modulation type(BRX) resolver. |

| Q | Is it possible to use multiple AU6802N1 which connect same one resolver?                                                                                                                                                                                                                                                                                   |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | It is basically usable if same exciting signal input to each IC's R1E/R2E terminals.<br>However in case of error at external exciting amplifier and RSO output abnormality of<br>exciting signal source IC, all R/D system becomes unavailable.<br>Note that it must be required to put capacitor between RSO and COM regardless RSO<br>output use or not. |

| Q | How much cable length between resolver and AU6802N1 can we extend?                                                                                                                                                                                             |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| • | It can not to say simple because it depend on the type of cable and wiring, but basically<br>there are not much problem about cable length itself which is a few meters except for<br>noise superimposed, etc.                                                 |
| A | Example for extremely long cable length is about 150m extended application exist and proven. Anyway it may require for phase adjustment or signal level adjustment, etc, because long cable might cause phase shift or amplitude change due to cable capacity. |

## 10.5 Terms and Definitions

| Term       | Number of multiple(N)                                                 |  |
|------------|-----------------------------------------------------------------------|--|
| Definition | Show $1/2$ the number of poles(pole pair). Display is added with "X". |  |

| Term       | Mechanical angle( $	heta$ m)                      |
|------------|---------------------------------------------------|
| Definition | Rotational angle of resolver rotor (Machine axis) |

| Term       | Electrical angle( $	heta$ e)                                                                                          |
|------------|-----------------------------------------------------------------------------------------------------------------------|
| Definition | Machine 1 cycle 360° /N(number of multiple) define as electrical 1 cycle 360°. $\Theta{\rm e}{=}{\rm N}\theta{\rm m}$ |

| Term       | Exciting signal                                                |
|------------|----------------------------------------------------------------|
| Definition | Signal to be applied to the excitation winding of the resolver |

| Term       | Resolver input impedance(Zro)    |
|------------|----------------------------------|
| Definition | Resolver exciting-side impedance |

| Term       | Resolver signal                                                                              |
|------------|----------------------------------------------------------------------------------------------|
| Definition | Signal outputted from the output winding of resolver, when we applied the excitation signal. |

| Term       | Resolver transformation ratio                                       |
|------------|---------------------------------------------------------------------|
| Definition | Ratio of the excitation voltage and resolver signal maximum voltage |



## 11. Revision history

| Revised date | Revision      | Revision content•reason |
|--------------|---------------|-------------------------|
| 2013.05.10   | First edition | -                       |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |
|              |               |                         |

# **Smarcoder**® AU6805

## レゾルバ/デジタル変換IC RESOLVER - TO -DIGITAL CONVERTER IC

### デジタルトラッキング方式 (リアルタイム絶対値角度変換) 、 低価格・小型 高速12ビットR/D (レゾルバ/デジタル) 変換IC

Digital-Tracking System (Real Time Absolute Angle Conversion) Low cost/Small size High-speed 12Bit Resolver-to-Digital Converter IC

**Smartcoder** (スマートコーダ) はレゾルバ信号をデジタル絶対位置角度信号に変換するレゾルバ/デジタル変換ICです。 弊社 **Smartsyn** (スマートシン)、**SingIsyn** (シングルシン) などのレゾルバと組み合わせて、自動車を始めロボット・工作機械に至るまで、幅広い分野での角度検出にご使用いただくことができます。

## ■ 特長

- ■実績のあるデジタル・トラッキング方式のR/D変換を採用
- ■低価格・小型・軽量
- ■フェイルチェック機能の充実 ①異常検出機能
  - レゾルバ信号異常、レゾルバ信号断線、R/D変換異常、IC異常高温の検出が可能
  - ②自己診断機能 (Built-In Self Test) 搭載
     R/D変換、異常検出動作を自らチェック
- ■オールインワン志向に基づく、システム・コストの低減を実現 ①励磁アンプ内蔵(出力電流:10mArms./20mArms.) ②動作クロック内蔵
- ■各種アプリケーションに対応した機能の充実
   ①励磁信号の位相調整不要(許容範囲:±45°以内)
   ②制御帯域幅(few)設定可変(固定値7種類と自動調整より選択)
   ③リニアホールIC信号のデジタル変換や、レゾルバに対するR/Dの 並列接続が可能
  - ④冗長角度出力(パラレル/パルス/シリアルの三重冗長)

## ■仕様 Specifications



Smartcoder is an R/D (Resolver to Digital) conversion IC, which converts resolver signals into digital absolute position angle signals. It is usable in a wide range of applications, including vehicle/robot/machine-tool related applications, in combination with brushless resolvers such as our Smartsyn and Singlsyn.

#### Features

- Adopts R/D conversion based on a proven digital-tracking system
- Low cost, small size and light weight
- Satisfying fail check functions
- ①Abnormality detection
  - Capable of detecting abnormal resolver signals, breaking of resolver signals, abnormal R/D conversion and abnormally high temperature of an IC (2)Built-in self test
- Conducts a self-test on R/D conversion and abnormality detection Realization of system/cost reduction based on all-in-one concepts
  - ①Integrated with an excitation amplifier (Output current :10mA rms/20mA rms)
     ②Integrated with an operation clock
- Enhancement of functions corresponding to various applications ①Requires no phase adjustment to excitation signals (Allowable range: Within±45°)
  - ②Variable setting of controlling bandwidth (few) (Selectable from 7 types of fixed values or automatic adjustment)
  - ③Capable of digital conversion of linear hall IC signals and R/D parallel connections to resolvers
  - (4) Output redundancy (Triple redundancy Parallel/Pulse/Serial output)



| ークテレビング 分 解 能<br>Resolution   | 4,096 (=212)                                                                               |
|-------------------------------|--------------------------------------------------------------------------------------------|
| 追 従 速 度                       | <b>240,000rpm (fвw固定時)</b>                                                                 |
| Tracking rate                 | 240,000rpm (When fвw is fixed.)                                                            |
| 变換精度<br>Conversion accuracy   | ±4 LSB                                                                                     |
| 最大加速度                         | <b>3,000,000 rad/sec<sup>2</sup> (few自動調整時)</b>                                            |
| Max. angular acceleration     | 3,000,000 rad/sec <sup>2</sup> (When few is automatic adjustment.)                         |
| セトリングタイム                      | 1.5ms (180° 入力ステップ、few自動調整時)                                                               |
| Settling time                 | 1.5ms (When input step is 180°, and few is automatic adjustment.)                          |
| 出力応答性<br>Output response      | ±0.2°⁄10,000rpm                                                                            |
| 出力形態                          | 12ビット2進コード 正論理パラレル +A,B,Z +シリアルI/F                                                         |
| Output form                   | 12bit binary code Positive logic parallel + A,B,Z + Serial I/F                             |
| 所 要 電 源                       | +5V±10% (45mA:励磁アンプ10mArms.設定時)                                                            |
| Power requirement             | +5V±10% (45mA: When the excitation amplifier is set at 10mA rms.)                          |
| 励磁電源                          | 定電流制御方式励磁アンプ内蔵(10mArms / 20mArms)                                                          |
| Excitation power supply       | Integrated with a constant current control method excitation amplifier (10mArms / 20mArms) |
| 外 形 寸 法                       | 48ピンLQFP(7×7)、ピン間隔:0.5mm                                                                   |
| Outline                       | 48 pin LQFP (7×7) Pin to pin: 0.5mm                                                        |
| 動作温度<br>Operating temperature | -40°C ~ +125°C                                                                             |



## |構成図

#### Functional **Block Diagram**



## ■入出力信号一覧 Pin description

| NO. | 信号名称<br>Symbol | 種類<br>Class | 備考<br>Remarks                            | NO. | 信号名称<br>Symbol | 種類<br>Class | 備考<br>Remarks                  | NO. | 信号名称<br>Symbol | 種類<br>Class | 備考<br>Remarks                     |
|-----|----------------|-------------|------------------------------------------|-----|----------------|-------------|--------------------------------|-----|----------------|-------------|-----------------------------------|
| 1   | EXMDB          | D/I         | 外部励磁信号源モード: Ext. excit. sig. source mode | 17  | CLKIN          | D/I         | クロック入力:Clock input             | 33  | D3             | D/O(BUS)    | U相/φ9:Phase U/φ9                  |
| 2   | DCMDB          | D/I         | DCレゾルバモード: DC resolver mode              | 18  | SSDT           | D/I         | シリアル設定データ: Serial setting data | 34  | D2             | D/O(BUS)    | Z相/φ10 ∶Phase Z/φ10               |
| 3   | RLV            | D/I         | 励磁電流選択: Excitation current select        | 19  | SSCS           | D/I         | シリアル設定CS:Serial setting CS     | 35  | D1             | D/O(BUS)    | B相/φ11 :Phase B/φ11               |
| 4   | VCC            |             | アナログ電源 : Analog power supply             | 20  | DATA           | D/O(BUS)    | シリアルデータ : Serial data          | 36  | D0             | D/O(BUS)    | A相/φ12:Phase A/φ12                |
| 5   | SINMNT         | A/O         | SINモニター: SIN monitor                     | 21  | SCSB           | D/I         | シリアルCSB:Serial CSB             | 37  | VDD            |             | デジタル電源 : Digital PS               |
| 6   | COSMNT         | A/O         | COSモニター: COS monitor                     | 22  | PRTY           | D/O(BUS)    | パリティ : Parity                  | 38  | INHB(RD)       | D/I         | インヒビット:Inhibit                    |
| 7   | AGND           |             | アナログGND : Analog GND                     | 23  | SCK            | D/I         | シリアルクロック:Serial clock          | 39  | ERRHLD         | D/O(I)      | エラー (保持):Error (Hold)             |
| 8   | S3             | A/I         | S3入力: S3 input                           | 24  | DGND           |             | デジタルGND : Digital GND          | 40  | ERRSTB         | D/I         | エラーリセット: Error reset              |
| 9   | S1             | A/I         | S1入力:S1 input                            | 25  | D11            | D/O(BUS)    | ERRCD3/ø1                      | 41  | ERR            | D/O(I)      | エラー出力:Error output                |
| 10  | S2             | A/I         | S2入力:S2 input                            | 26  | D10            | D/O(BUS)    | ERRCD2/ø2                      | 42  | А              | D/O         | A相パルス出力: Phase A pulse output     |
| 11  | S4             | A/I         | S4入力:S4 input                            | 27  | D9             | D/O(BUS)    | ERRCD1/ø3                      | 43  | В              | D/O         | B相パルス出力 : Phase B pulse output    |
| 12  | R GND          |             | 励磁アンプGND:Excitation amp. GND             | 28  | D8             | D/O(BUS)    | ERRHLD/ø4                      | 44  | Z              | D/O(I)      | Z                                 |
| 13  | R2             | A/O(I)      | 励磁出力R2:Excitation output R2              | 29  | D7             | D/O(BUS)    | ERR∕φ5                         | 45  | CSB            | D/I         | チップセレクト:Chip select               |
| 14  | VRR            |             | 励磁アンプ電源 : Excitation amp. PS             | 30  | D6             | D/O(BUS)    | — ∕¢6                          | 46  | PUPD           | D/I         | パラレル絶対値更新切換: Paral. abs. upd. sw. |
| 15  | R1             | A/O(I)      | 励磁出力R1: Excitation output R1             | 31  | D5             | D/O(BUS)    | W相/φ7 ∶Phase W/φ7              | 47  | TEST1          | D/I         | (テストモード設定): Test mode setting     |
| 16  | BISTVLD        | D/I         | BIST実行制御:BIST execution control          | 32  | D4             | D/O(BUS)    | V相/φ8:Phase V/φ8               | 48  | TEST2          | D/I         | (テストモード設定): Test mode setting     |

(注)

1. "No."は、端子(ピン) No.に対応する。"No." is corresponding to the pin number of terminal. 2. 信号種類は、以下による。"Class" means as follows: \*A/Iアナログ入力 A/I: Analog input \*A/Oアナログ出力 A/O: Analog output \*A/O(I)アナログ出力(制御端子入力にて入出力切換) A/O (I): Analog output (I/O is switched by control terminal input.) \*D/デジタル入力 D/I: Digital input \*D/Oデジタル出力 D/O: Digital output \*D/O(I)デジタル出力(State output) 3. No.47のTEST1信号及びNo.48のTEST2信号は、運用には直接関与しない信号であり、通常は、TEST1はデジタル電源(VDD)と、TEST2はデジタルGND[DGND)と短縮しておく。 何も接続しない場合は内部でそれぞれプルアップまたはプルダウンされる。TEST1 signal in No.47 and TEST2 signal in No.48 do not affect the operation directly, and TEST1 should usually be connected to the digital PS (VDD), and TEST2 to the digital GND (DGND). When they are not connected to, they are internally pulled up or pulled down respectively.

## ∠amagawa, 勿摩川精機株式会社

| 販売会社                                                                   |                           |                  |
|------------------------------------------------------------------------|---------------------------|------------------|
| 多摩川精機販売树                                                               | 式会社                       |                  |
| TAMAGAWA TRADING                                                       | COLTD                     |                  |
| ★ 社 〒305-0063 長野県飯田市                                                   |                           |                  |
| 国内営業本部 本 社 535-6665 投到来版出的                                             |                           |                  |
| <ul> <li>・東京営業所 〒144-0054 東京都大田区新蒲田3丁目19番9号</li> </ul>                 | TEL(03)3731-2131          | FAX(03)3738-3134 |
| <ul> <li>・北関東営業所 〒330-0071 埼玉県さいたま市浦和区上木崎1-11-1 与野西ロフ</li> </ul>       | プラザビル3F TEL(048)833-0733  | FAX(048)833-0766 |
| <ul> <li>・八王子営業所 〒191-0011 東京都日野市日野本町2丁目15番1号 セントラルグ</li> </ul>        | リーンビル2F TEL(042)581-9961  | FAX(042)581-9963 |
| ・神奈川営業所 〒252-0804 神奈川県藤沢市湘南台3丁目15番5号 2F                                | TEL(0466)41-1830          | FAX(0466)41-1831 |
| ・名古屋営業所 〒486-0916 愛知県春日井市八光町5丁目10番地                                    | TEL(0568)35-3533          | FAX(0568)35-3534 |
| ・中 部 営 業 所 〒444-0837 愛知県岡崎市柱1丁目2-1 HAKビル3F-B                           | TEL(0564)71-2550          | FAX(0564)71-2551 |
| <ul> <li>・大阪営業所 〒532-0011 大阪市淀川区西中島5丁目6番24号 大阪浜美屋と</li> </ul>          | 「ル401号室 TEL(06)6307-5570  | FAX(06)6307-3670 |
| <ul> <li>・福岡営業所 〒812-0011 福岡県福岡市博多区博多駅前4丁目3番3号博多</li> </ul>            | 八百治ビル6F TEL(092)437-5566  | FAX(092)437-5533 |
| 開発営業本部                                                                 |                           |                  |
| ・特機営業部(東京営業所)〒144-0054 東京都大田区新蒲田3丁目19番9号                               | TEL(03)3731-2131          | FAX(03)3738-3134 |
| ・車載営業部(北関東営業所)〒330-0071 埼玉県さいたま市浦和区上木崎1-11-1 与野西                       | ロプラザビル3F TEL(048)833-0733 | FAX(048)833-0766 |
| (中部営業所)〒444-0837 愛知県岡崎市柱1丁目2-1 HAKビル3F-B                               | TEL(0564)71-2550          | FAX(0564)71-2551 |
| ・ATLAS営業部(東京営業所) 〒144-0054 東京都大田区新蒲田3丁目19番9号                           | TEL(03)3731-2131          | FAX(03)3738-3134 |
| ・TUG-NAVI営業部(東京営業所) 〒144-0054 東京都大田区新蒲田3丁目19番9号                        | TEL(03)3731-2131          | FAX(03)3738-3134 |
| ・鉄道営業部(東京営業所) 〒144-0054 東京都大田区新蒲田3丁目19番9号                              | TEL(03)3731-2131          | FAX(03)3738-3134 |
| (大阪営業所) 〒532-0011 大阪市淀川区西中島5丁目6番24号 大阪浜参                               | 美屋ビル401号 TEL(06)6307-5570 | FAX(06)6307-3670 |
| ・MEMS営業部 〒395-0063 長野県飯田市羽場町1丁目3番1号                                    | TEL(0265)56-5424          | FAX(0265)56-5427 |
| ・バイオ営業部 〒395-0063 長野県飯田市羽場町1丁目3番1号                                     | TEL(0265)56-5421          | FAX(0265)56-5426 |
| <ul> <li>・ 航空電装営業部 〒395-0063 長野県飯田市羽場町1丁目3番1号</li> </ul>               | TEL(0265)21-1814          | FAX(0265)56-542  |
| <ul> <li>・開発営業部 〒395-0063 長野県飯田市羽場町1丁目3番1号</li> </ul>                  | TEL(0265)56-5424          | FAX(0265)56-542  |
| Overseas Sales Department                                              |                           |                  |
| Head quarters : 1-3-1, HABA-cho, IIDA-City, NAGANO-Pref, 395-0063. JAP | AN                        |                  |
| 各種お問い合わせ                                                               | PHONE: +81-265-56-5423 FA | X +81-265-56-542 |
| 〒395-0063 長野県飯田市羽場町1丁目3番1号                                             | TEL(0265)56-5421,5422     | FAX(0265)56-5426 |
| 製造会社                                                                   |                           |                  |
| 9 摩 川 精 機 株 式 会 社                                                      |                           |                  |
| 本社・第1事業所 〒395-8515 長野県飯田市大休1879                                        | TEL(0265)21-1800          | FAX(0265)21-1861 |
| 第 2 事 業 所 〒395-8520 長野県飯田市毛賀1020                                       | TEL(0265)56-5411          | FAX(0265)56-5412 |
| 第 3 事 業 所 〒399-3303 長野県下伊那郡松川町元大島3174番地22                              | TEL(0265)34-7811          | FAX(0265)34-7812 |
| 八 戸 事 業 所 〒039-2245 青森県八戸市北インター工業団地1丁目3番47                             | 号 TEL(0178)21-2611        | FAX(0178)21-2615 |
| 八戸事業所福地第1工場 〒039-0811 青森県三戸郡南部町大字法師岡字勘右衛門                              | Ц1-1 TEL(0178)60-1050     | FAX(0178)60-1155 |
| 八戸事業所福地第2工場 〒039-0811 青森県三戸郡南部町大字法師岡字仁右エ門に                             | ЦЗ-23 TEL(0178)60-1560    | FAX(0178)60-1566 |
| <b>八戸事業所三沢工場 〒</b> 033-0134 青森県三沢市大津2丁目100-1                           | TEL(0176)50-7161          | FAX(0176)50-7162 |
| ■東京事務所〒144-0054東京都大田区新蒲田3丁目19番9号                                       | TEL(03)3738-3133          | FAX(03)3738-3134 |

#### ▲ 安全に関するご注意

●正しく安全にお使いいただくため、ご使用の前に「安全 上のご注意」をよくお読みください。

#### 製品の保証

製品の無償保証期間は出荷後一年とします。ただし、お客様の 故意または過失による品質の低下を除きます。なお、品質保持 のための対応は保証期間経過後であっても、弊社は誠意をもっ ていたします。弊社製品は、製品毎に予測計算された平均故障 間隔(MTBF)は極めて長いものでありますが、予測される故障 率は零(0)ではありませんので弊社製品の作動不良等で考えら れる連鎖または波及の状況を考慮されて、事故回避のため多重 の安全策を御社のシステムまたは/および製品に組み込まれる ことを要望いたします。

■本カタログのお問い合わせは下記へお願いします。 ・商品のご注文は、担当営業本部またはお近くの営業所までお問い 合わせください。 ・技術的なお問い合わせは、 モータトロニックス研究所 センサ技術課 直通 TEL(0265)56-5433 FAX(0265)56-5434 本カタログに記載された内容は予告なしに変更することが ありますので御了承ください T12-1704 1,000部 初版印刷 2014年12月10日.

14.12

本カタログの記載内容は2014年12月現在のものです。

●インターネットホームページ http://www.tamagawa-seiki.co.jp

## Smartcoder®

## Model : AU6802N1

#### Features

- (1) Applicable to all of our resolvers. (1 phase excitation 2 phase output)
- (2) Vehicle-mount quality
  - •Quality level : Transportation equipment involved in safety
  - Operating temperature range :  $-40 \sim +125^{\circ}$ C
- (3) High accuracy
- (4) Simple to use
  - Real time output (High tracking rate : 240,000min<sup>-1</sup>/10bit resolution)
  - ●Single power supply of DC5V (Integrated oscillator for exciting resolver : 10/20KHz)
  - ●Small size and light weight (10×10mm, pin interval : 0.65mm, 52pin TQFP, Mass 0.3g)
  - •Built-in test (Internal error detection) function
  - ●Pulse / Parallel / Bus + Serial output (Selectable)
  - Capable of setting a number of poles for UVW (Selectable from  $\times$  1,2,3,4)
  - •Clock input (20MHz) : External CLK input / Crystal resonator / Ceramic resonator (Selectable)
  - ●Resolution of 10/12 bit (Selectable)

## **Specifications**

| Output form                                              | Binary code parallel 10/12 bit bus compatible, positive logic |                         |  |  |  |  |  |
|----------------------------------------------------------|---------------------------------------------------------------|-------------------------|--|--|--|--|--|
| Resolution                                               | 1,024 (2')                                                    | 4,096 (212)             |  |  |  |  |  |
| Tracking rate                                            | 240,000min-1                                                  | 60,000min <sup>-1</sup> |  |  |  |  |  |
| Conversion accuracy                                      | ±2LSB                                                         | ±4LSB(21')              |  |  |  |  |  |
| Settling time (For step input of 180° in electric angle) | 1ms Typ. (ACMD="H")                                           | 2.5ms Typ. (ACMD="H")   |  |  |  |  |  |
| Response (As output response delay in electric angle)    | ±0.2° Max.∕10,000min¹                                         | ±0.4° Max.∕10,000min¹   |  |  |  |  |  |
| 2 phase pulse signal (A,B)                               | 256C/T                                                        | 1,024C/T                |  |  |  |  |  |
| Source dissipation                                       | DC5V±5% 45mA                                                  | Max. (30mA Typ.)        |  |  |  |  |  |
| Operating temperature                                    |                                                               |                         |  |  |  |  |  |
| Storage temperature                                      | -65~+150°C                                                    |                         |  |  |  |  |  |
| Humidity                                                 | 90%Rh Max.                                                    |                         |  |  |  |  |  |
| Mass                                                     | 1g Max.                                                       |                         |  |  |  |  |  |

## Functional Block Diagram



Pin No. Symbol

27

28 D1

29 D2

30 D3

31

32 D5

34

35 D7

36 D8

37 D9

38

39 D11

D0

D4

33 D GND

D6

D10

Form

D/O (BUS)

Function

PRTY/ø12

ERR/\$10

W1/ø9

ERRHLD/#11

## Pin Description

| Pin No. | Symbol                                                                                 | Form | Function        | Pin No. | Symbol | Form | Function           |
|---------|----------------------------------------------------------------------------------------|------|-----------------|---------|--------|------|--------------------|
| 1       | R1E                                                                                    | A/I  | EXT.EXCIT.IP.   | 14      | A GND  |      | ANALOGUE GND       |
| 2       | R2E                                                                                    | A/I  | (DIF.IP.)       | 15      | MDSEL  | D/I  | RES.SELECT         |
| 3       | VCC                                                                                    |      | ANALOGUE SOURCE | 16      | ACMD   | D/I  | ACCEL.MODE CONTROL |
| 4       | SINMNT                                                                                 | A/O  | SIN.MONITOR     | 17      | XSEL1  | D/I  |                    |
| 5       | S4                                                                                     | A/I  | SIN.IP.         | 18      | XSEL2  | D/I  | UVWF SEL.          |
| 6       | S2                                                                                     | A/I  | (DIF.IP.)       | 19      | OUTMD  | D/I  | OP.SEL             |
| 7       | A GND                                                                                  | —    | ANALOGUE GND    | 20      | SCSB   | D/I  | SERIAL CSB.        |
| 8       | S1                                                                                     | A/I  | COS.IP.         | 21      | DATA   | D/O  | SERIAL DATA        |
| 9       | S3                                                                                     | A/I  | (DIF.IP.)       | 22      | SCK    | D/I  | SERIAL LOCK        |
| 10      | COSMNT                                                                                 | A/O  | COS.MONITOR     | 23      | VDD    | —    | DIGITAL SOURCE     |
| 11      | VCC                                                                                    | —    | ANALOGUE SOURCE | 24      | XTAL   | —    | OSC.CONN.          |
| 12      | RSO                                                                                    | A/O  | SIG.FOR EXCIT.  | 25      | CLKIN  | D/I  | EXTERNAL CLK INPUT |
| 13      | COM                                                                                    | A/O  | COMMON (2.5V)   | 26      | D GND  | —    | DIGITAL GND        |
| Note    | Note : *A/I ANALOG INPUT. *A/O ANALOG OUTPUT. *D/I DIGITAL INPUT. *D/O DIGITAL OUTPUT. |      |                 |         |        |      |                    |





V1/\$8 U1/ø7 DIGITAL GND Wch./ø6 Vch./\$5 Uch./ø4 Zch /\$ Bch./#2 D/O(BUS) Ach./#1

Pin No. Symbol

| 40 | D GND     | —         | DIGITAL GND      |
|----|-----------|-----------|------------------|
| 41 | CSB       | D/I       | CHIP SELECT      |
| 42 | RDB       | D/I       | LEAD             |
| 43 | INHB (RD) | D/I       | INHIBIT          |
| 44 | PRTY      | D/O (BUS) | PARITY           |
| 45 | ERRHLD    | D/O       | ERROR HOLD       |
| 46 | ERRSTB    | D/I       | ERROR RESET      |
| 47 | FSEL1     | D/I       | FREQUENCY SELECT |
| 48 | FSEL2     | D/I       | FREQUENCY SELECT |
| 49 | VDD       | —         | DIGITAL SOURCE   |
| 50 | TEST1     | D/I       | TEST MODE SET    |
| 51 | TEST2     | D/I       | TEST MODE SET    |
| 52 | A GND     | —         | ANALOGUE GND     |
|    |           |           |                  |

Form

Function